#### CS 223 Computer Organization & Architecture

Lecture 34 [04.05.2020]

#### **Cache Memory-Organization and Design Issues**



John Jose

**Assistant Professor** 

Department of Computer Science & Engineering Indian Institute of Technology Guwahati, Assam.

# Pipelined RISC Data path



## **Processor Memory Performance Gap**

Processor vs Memory Performance



1980: no cache in microprocessor;

1995 2-level cache

# Relationship of Caches and Pipeline



# Role of memory

- Programmers want unlimited amount of fast memory
- Create the illusion of a very large and fast memory
- Implement the memory of a computer as a hierarchy
- Multiple levels of memory with different speeds and sizes
- Entire addressable memory space available in largest, slowest memory
- Keep the smaller and faster memories close to the processor and the slower, large memory below that.

## **Memory Hierarchy**





# **Cache Memory - Introduction**

- Cache is a small, fast buffer between processor and memory
- Old values will be removed from cache to make space for new values
- Principle of Locality: Programs access a relatively small portion of their address space at any instant of time
- Temporal Locality: If an item is referenced, it will tend to be referenced again soon
- Spatial Locality: If an item is referenced, items whose addresses are close by will tend to be referenced soon

### **Access Patterns**



### **Cache Fundamentals**

- Block/Line: Minimum unit of information that can be either present or not present in a cache level
- Hit: An access where the data requested by the processor is present in the cache
- Miss: An access where the data requested by the processor is not present in the cache
- Hit Time: Time to access the cache memory block and return the data to the processor.
- Hit Rate / Miss Rate: Fraction of memory access found (not found) in the cache
- Miss Penalty: Time to replace a block in the cache with the corresponding block from the next level.

### **CPU – Cache Interaction**

❖The transfer unit between the CPU register file and the cache is a 4-byte word

❖The transfer unit between the cache and main memory is a 4word block (16B)



❖The tiny, very fast CPU register file has room for four 4-byte words

❖The small fast L1 cache has room for two 4-word blocks

❖The big slow main memory has room for many 4-word blocks

# General Organization of a Cache



Cache size:  $C = B \times E \times S$  data bytes

# **Addressing Caches**



# **Addressing Caches**



#### **Index and Offset Calculations**

A cache has 512 KB capacity, 4B word, 64B block size and 8-way set associative. The system is using 32 bit address. Given the address 0X ABC89984, which set of cache will be searched and specify which word of the selected cache block will be forwarded if it is a hit in cache?

```
# sets = CS/(BSxA) = 2^{19}/(2^6x2^3) = 2^{10} = 1024 sets 1 word = 4B , Hence 64 byte block has 16 words

Tag = 16 Index = 10 Offset = 6 (4+2)
```

 $0x ABC89984 = 1001 1001 1000 0100 \rightarrow Set 614$ , word 1

 $0x 485669AC = 0110 1001 1010 1100 \rightarrow Set 422$ , word 11

# Four cache memory design choices

- Where can a block be placed in the cache?
  - Block Placement
- ❖ How is a block found if it is in the upper level?
  - Block Identification
- Which block should be replaced on a miss?
  - Block Replacement
- What happens on a write?
  - Write Strategy

#### **Block Placement**

Block Number

Memory



Set Number

Cache



Fully Associative

anywhere



(2-way) Set Associative

anywhere in set 0 *(12 mod 4)* 



Direct Mapped

only into block 4 (12 mod 8)

block 12 can be placed

## Cache Mapping / Block Placement

#### Direct mapped

- Block can be placed in only one location
- (Block Number) Modulo (Number of blocks in cache)

#### Set associative

- Block can be placed in one among a list of locations
- (Block Number) Modulo (Number of sets)

#### Fully associative

Block can be placed anywhere

## **Direct-Mapped Cache**

- Simplest kind of cache, easy to build
- Only 1 tag compare required per access
- Characterized by exactly one line per set.



Cache size:  $C = B \times S$  data bytes

## **Accessing Direct-Mapped Caches**

Set selection is done by the set index bits



## **Accessing Direct-Mapped Caches**

- Block matching: Find a valid block in the selected set with a matching tag
- Word selection: Then extract the word



# **Block Identification – Direct mapped**



#### **Set Associative Cache**

Characterized by more than one line per set



2-way associative cache

## **Accessing Set Associative Caches**

Set selection is identical to direct-mapped cache



## **Accessing Set Associative Caches**

Block matching is done by comparing the tag in each valid line in the selected set.



## **Accessing Set Associative Caches**

Word selection is done same as direct mapped cache but chosen only on the line has produced a hit.



### **Block Identification – Set Associative**



# **Block Identification – Fully Associative**



# **Cache Indexing**



- Decoders are used for indexing
- ❖ Indexing time depends on decoder size (s: 2s)
- Smaller number of sets, less indexing time.

## Why Use Middle Bits as Index?



#### **High-Order Bit Indexing**

- Adjacent memory lines would map to same cache entry
- Poor use of spatial locality

#### **High-Order Bit Indexing**



## Why Use Middle Bits as Index?



#### Middle-Order Bit Indexing

- Consecutive memory lines map to different cache lines
- Better use of spacial locality without replacement



# **Block Replacement**

- Cache has finite size. What do we do when it is full?
- Direct Mapped is Easy
- Which block to be replaced for a set associative cache?



# **Block Replacement Algorithms**

- Random
- First In First Out (FIFO)
- Last In First Out (LIFO)
- Least Recently Used (LRU)
- ❖ Pseudo-LRU (PLRU)
- ❖ Not Recently Used (NRU)
- Least Frequently Used (LFU)
- ❖ Re-Reference Interval Prediction (RRIP)
- Optimal

# Random & FIFO Replacement Policy

- Random policy needs a pseudo-random number generator
- Makes no attempt to take advantage of any temporal or spatial localities
- First-in, First-out(FIFO) policy evict the block that has been in the cache the longest
- It requires a queue Q to store references
- Blocks are enqueued in Q, dequeue operation on Q to determine which block to evict.

# **Least-Recently Used**

- ❖ For associativity =2, LRU is equivalent to NMRU
  - Single bit per line indicates LRU/MRU
  - Set/clear on each access
- ❖ For a>2, LRU is difficult/expensive
  - Record Timestamps? How many bits?
  - Must find min timestamp on each eviction
  - Sorted list? Re-sort on every access?
  - Shift register implementation

## LRU Implementation



# **Optimal Replacement Policy**

- Evict block with longest reuse distance
  - ❖ i.e. next reference to block is farthest in future
  - ❖ Requires knowledge of the future!
- Can't build it, but can model it with trace
- Useful, since it reveals opportunity
- Optimal better than LRU
  - ❖ (X,A,B,C,D,X): LRU 4-way SA cache, 2<sup>nd</sup> X will miss

#### **Practical Pseudo-LRU**



- \* Rather than true LRU, use binary tree
- Each node records which half is older/newer
- Update nodes on each reference
- Follow older pointers to find LRU victim

#### **Practical Pseudo-LRU**



#### **Practical Pseudo-LRU**



- Binary tree encodes PLRU partial order
- ❖ At each level point to LRU half of subtree
- ❖ Each access: flip nodes along path to block
- Eviction: follow LRU path
- ❖ Overhead: (a-1)/a bits per block

## Not Recently Used (NRU)

- Keep NRU state in 1 bit/block
  - Bit is reset to 0 when installed / re referenced
  - ❖ Bit is set to 1 when it is not referenced and other block in the same set is referenced
  - Evictions favor NRU=1 blocks
  - ❖ If all blocks are NRU=0 / 1 then pick by random
- Provides some scan and thrash resistance
- Randomizing evictions rather than strict LRU order

#### Re-reference Interval Prediction

- **❖** RRIP
- Extends NRU to multiple bits
  - Start in the middle
  - promote on hit
  - demote over time
- Can predict near-immediate, intermediate, and distant rereference

## **Least Frequently Used**

- Counter per block, incremented on reference
- Evictions choose lowest count
- ❖ Logic not trivial (a² comparison/sort)
- Storage overhead
  - 1 bit per block: same as NRU
  - ❖ How many bits are helpful?

## Look-aside vs Look through caches

- Look-aside cache: Request from processor goes to cache and main memory in parallel
- Cache and main memory both see the bus cycle

❖ On cache hit→ processor loaded from cache, bus cycle terminates; On cache miss: processor & cache loaded from memory in parallel

Cache M1

Cache access Block replacement

Cache controller Mainmemory controller Mainmemory controller Mainmemory controller M2

### Look-aside vs Look through caches

- Look-through cache: Cache checked first when processor requests data from memory
- ❖ On hit→ data loaded from cache: On miss→ cache loaded from memory, then processor loaded from cache



## Write strategy

- ❖ Write Hits → Write through vs Write back
- **❖** Write Miss→ Write allocate vs No-Write allocate
- Write through: The information is written to both the block in the cache and to the main memory
- Read misses do not need to write back evicted line contents
- Write back: The information is written only to the block in the cache. The modified cache block is written to main memory only when it is replaced.
- Have to maintain whether block clean or dirty. No extra work on repeated writes; only the latest value on eviction gets updated in main memory.

## Write strategy

No

Write data into lower memory Write data into

cache block

- Write allocate: The block is loaded into cache on a write miss.
- Used along with write back caches
- ❖ No-Write allocate: The block is modified in the main memory but not in cache
- Used along with write the caches



## Write strategy

# Write-Through cache with No-Write Allocation





### **Types of Cache Misses**

#### Compulsory

- Very first access to a block
- Will occur even in an infinite cache

#### **Capacity**

- If cache cannot contain all the blocks needed
- Misses in fully associative cache (due to the capacity)

#### **Conflict**

- If too many blocks map to the same set
- Occurs in associative or direct mapped cache

## **Accessing Cache Memory**



Average memory access time = Hit time + (Miss rate × Miss penalty)

- Hit Time: Time to find the block in the cache and return it to processor [indexing, tag comparison, transfer].
- Miss Rate: Fraction of cache access that result in a miss.
- Miss Penalty: Number of additional cycles required upon encountering a miss to fetch a block from the next level of memory hierarchy.

# How to optimize cache?

- Reduce Average Memory Access Time
- ❖ AMAT= Hit Time + Miss Rate x Miss Penalty
- Motives
  - Reducing the miss rate
  - Reducing the miss penalty
  - Reducing the hit time

### Larger Block Size

- Larger block size to reduce miss rate
- \* Advantages
  - Utilize spatial locality
  - Reduces compulsory misses
- Disadvantages
  - Increases miss penalty
  - More time to fetch a block to the cache [bus width issue]
  - Increases conflict misses
  - More number of blocks will be mapped to the same location
  - May bring useless data and evict useful data [pollution]

#### Larger Block Size



### **Larger Caches**

- Larger cache to reduce miss rate
- Advantages
  - Reduces capacity misses
  - Can accommodate larger memory footprint

| Block size | Cache size |       |       |       |
|------------|------------|-------|-------|-------|
|            | 4K         | 16K   | 64K   | 256K  |
| 16         | 8.57%      | 3.94% | 2.04% | 1.09% |
| 32         | 7.24%      | 2.87% | 1.35% | 0.70% |
| 64         | 7.00%      | 2.64% | 1.06% | 0.51% |
| 128        | 7.78%      | 2.77% | 1.02% | 0.49% |
| 256        | 9.51%      | 3.29% | 1.15% | 0.49% |
|            |            |       |       |       |

#### Drawbacks

- Longer hit time
- Higher cost, area and power

## **Larger Caches**



## **Higher Associativity**

- Higher associativity to reduce miss rate
  - Fully associative caches are the best, but high hit time.
  - So increase the associativity to an optimal possible level
- Advantages
  - Reduce conflict miss
  - Reduce miss rate and eviction rate
- Drawbacks
  - Increase in the hit time
  - Complex design than direct mapped
  - More time to search in the set (tag comparison time)

#### AMAT vs cache associativity



#### Multilevel caches

- Multilevel caches to reduce miss penalty
- Caches should be faster to keep pace with the speed of processors, AND cache should be larger to overcome the widening gap between the processor and main memory
- ❖ Add another level of cache between the cache and memory.
- The first-level cache (L1) can be small enough to match the clock cycle time of the fast processor. [Low hit time]
- The second-level cache (L2) can be large enough to capture many accesses that would go to main memory, thereby lessening the effective miss penalty. [Low miss rate]

#### Multilevel caches



Average memory access time = Hit time<sub>L1</sub> + Miss  $rate_{L1} \times Miss penalty_{L1}$ Miss  $penalty_{L1}$  = Hit time<sub>L2</sub> + Miss  $rate_{L2} \times Miss penalty_{L2}$ Average memory access time = Hit time<sub>L1</sub> + Miss  $rate_{L1}$  $\times$  (Hit time<sub>L2</sub> + Miss  $rate_{L2} \times Miss penalty_{L2}$ )

#### Multilevel caches

- Multilevel caches to reduce miss penalty
- Local miss rate: Number of misses in a cache level divided by number of memory access to this level.
- Global miss rate: Number of misses in a cache level divided by number of memory access generated by the CPU.
- Inclusive and Exclusive caches





#### Prioritize read miss over writes

- Prioritize read misses to reduce miss penalty
- If a read miss has to evict a dirty memory block, the normal sequence is write the dirty block to memory and read the missed block

```
SW R3, 512(R0) ;M[512] \leftarrow R3 (cache index 0)
LW R1, 1024(R0) ;R1 \leftarrow M[1024] (cache index 0)
LW R2, 512(R0) ;R2 \leftarrow M[512] (cache index 0)
```

Optimization: copy the dirty block to a buffer, read from memory and then write the block - reduces CPU's waiting time on read miss

## **Way Prediction**

- Predict the way in a set to reduce hit time
- ❖ To improve hit time, predict the way to pre-set multiplexer
- ❖ Extra bits are set to predict the block with in the set
- Remember the MRU way of a given set
- Using the prediction bits, power gating can be done on unused ways for reducing power.



johnjose@iitg.ac.in http://www.iitg.ac.in/johnjose/