| Symbol                           | Description                                               | Min. | Тур. | Max. | Units |
|----------------------------------|-----------------------------------------------------------|------|------|------|-------|
| t <sub>TWIS,SU_STO,400kbps</sub> | TWI slave setup time from SCL high to STOP condition, 400 | 1300 |      |      | ns    |
|                                  | kbps                                                      |      |      |      |       |
| t <sub>TWIS,BUF,100kbps</sub>    | TWI slave bus free time between STOP and START            |      | 4700 |      | ns    |
|                                  | conditions, 100 kbps                                      |      |      |      |       |
| t <sub>TWIS,BUF,400kbps</sub>    | TWI slave bus free time between STOP and START            |      | 1300 |      | ns    |
|                                  | conditions, 400 kbps                                      |      |      |      |       |



Figure 187: TWIS timing diagram, 1 byte transaction

# 6.33 UART — Universal asynchronous receiver/transmitter



Figure 188: UART configuration

## 6.33.1 Functional description

Listed here are the main features of UART.

The UART implements support for the following features:

- Full-duplex operation
- Automatic flow control
- Parity checking and generation for the 9<sup>th</sup> data bit

As illustrated in UART configuration on page 502, the UART uses the TXD and RXD registers directly to transmit and receive data. The UART uses one stop bit.

**Note:** The external crystal oscillator must be enabled to obtain sufficient clock accuracy for stable communication. See CLOCK — Clock control on page 85 for more information.



#### 6.33.2 Pin configuration

The different signals RXD, CTS (Clear To Send, active low), RTS (Request To Send, active low), and TXD associated with the UART are mapped to physical pins according to the configuration specified in the PSEL.RXD, PSEL.CTS, PSEL.RTS, and PSEL.TXD registers respectively.

If the CONNECT field of a PSEL.xxx register is set to Disconnected, the associated UART signal will not be connected to any physical pin. The PSEL.RXD, PSEL.CTS, PSEL.RTS, and PSEL.TXD registers and their configurations are only used as long as the UART is enabled, and retained only for the duration the device is in ON mode. PSEL.RXD, PSEL.CTS, PSEL.RTS, and PSEL.TXD must only be configured when the UART is disabled.

To secure correct signal levels on the pins by the UART when the system is in OFF mode, the pins must be configured in the GPIO peripheral as described in Pin configuration on page 503.

Only one peripheral can be assigned to drive a particular GPIO pin at a time. Failing to do so may result in unpredictable behavior.

| UART pin | Direction | Output value   |
|----------|-----------|----------------|
| RXD      | Input     | Not applicable |
| CTS      | Input     | Not applicable |
| RTS      | Output    | 1              |
| TXD      | Output    | 1              |

Table 132: GPIO configuration

#### 6.33.3 Shared resources

The UART shares registers and resources with other peripherals that have the same ID as the UART.

All peripherals with the same ID as the UART must be disabled before configuring and using the UART. Disabling a peripheral that has the same ID as the UART will not reset any of the registers that are shared with the UART. It is therefore important to configure all relevant UART registers explicitly to ensure that it operates correctly.

See Instantiation on page 23 for details on peripherals and their IDs.

#### 6.33.4 Transmission

A UART transmission sequence is started by triggering the STARTTX task.

Bytes are transmitted by writing to the TXD register. When a byte has been successfully transmitted, the UART will generate a TXDRDY event after which a new byte can be written to the TXD register. A UART transmission sequence is stopped immediately by triggering the STOPTX task.

If flow control is enabled, a transmission will be automatically suspended when CTS is deactivated, and resumed when CTS is activated again, as shown in the following figure. A byte that is in transmission when CTS is deactivated will be fully transmitted before the transmission is suspended. For more information, see Suspending the UART on page 505.





Figure 189: UART transmission

#### 6.33.5 Reception

A UART reception sequence is started by triggering the STARTRX task.

The UART receiver chain implements a FIFO capable of storing six incoming RXD bytes before data is overwritten. Bytes are extracted from this FIFO by reading the RXD register. When a byte is extracted from the FIFO, a new byte pending in the FIFO will be moved to the RXD register. The UART will generate an RXDRDY event every time a new byte is moved to the RXD register.

When flow control is enabled, the UART will deactivate the RTS signal when there is only space for four more bytes in the receiver FIFO. The counterpart transmitter is therefore able to send up to four bytes after the RTS signal is deactivated before data is being overwritten. To prevent overwriting data in the FIFO, the counterpart UART transmitter must therefore make sure to stop transmitting data within four bytes after the RTS line is deactivated.

The RTS signal will first be activated again when the FIFO has been emptied, that is, when all bytes in the FIFO have been read by the CPU, see UART reception on page 505.

The RTS signal will also be deactivated when the receiver is stopped through the STOPRX task as illustrated in UART reception on page 505. The UART is able to receive four to five additional bytes if they are sent in succession immediately after the RTS signal has been deactivated. This is possible because the UART is, even after the STOPRX task is triggered, able to receive bytes for an extended period of time dependent on the configured baud rate. The UART will generate a receiver timeout event (RXTO) when this period has elapsed.

To prevent loss of incoming data, the RXD register must only be read one time following every RXDRDY event.

To secure that the CPU can detect all incoming RXDRDY events through the RXDRDY event register, the RXDRDY event register must be cleared before the RXD register is read. The reason for this is that the UART is allowed to write a new byte to the RXD register, and can generate a new event immediately after the RXD register is read (emptied) by the CPU.





Figure 190: UART reception

As indicated in occurrence 2 in the figure, the RXDRDY event associated with byte B is generated first after byte A has been extracted from RXD.

#### 6.33.6 Suspending the UART

The UART can be suspended by triggering the SUSPEND task.

SUSPEND will affect both the UART receiver and the UART transmitter, i.e. the transmitter will stop transmitting and the receiver will stop receiving. UART transmission and reception can be resumed, after being suspended, by triggering STARTTX and STARTRX respectively.

Following a SUSPEND task, an ongoing TXD byte transmission will be completed before the UART is suspended.

When the SUSPEND task is triggered, the UART receiver will behave in the same way as it does when the STOPRX task is triggered.

#### 6.33.7 Frror conditions

An ERROR event, in the form of a framing error, will be generated if a valid stop bit is not detected in a frame. Another ERROR event, in the form of a break condition, will be generated if the RXD line is held active low for longer than the length of a data frame. Effectively, a framing error is always generated before a break condition occurs.

## 6.33.8 Using the UART without flow control

If flow control is not enabled, the interface will behave as if the CTS and RTS lines are kept active all the time.

## 6.33.9 Parity and stop bit configuration

Automatic even parity generation for both transmission and reception can be configured using the register CONFIG on page 514. See the register description for details.

The amount of stop bits can also be configured through the register CONFIG on page 514.

## 6.33.10 Registers

| Base address | Peripheral | Instance | Description                      | Configuration |            |
|--------------|------------|----------|----------------------------------|---------------|------------|
| 0x40002000   | UART       | UART0    | Universal asynchronous receiver/ |               | Deprecated |
|              |            |          | transmitter                      |               |            |

Table 133: Instances



| Register      | Offset | Description                                               |
|---------------|--------|-----------------------------------------------------------|
| TASKS_STARTRX | 0x000  | Start UART receiver                                       |
| TASKS_STOPRX  | 0x004  | Stop UART receiver                                        |
| TASKS_STARTTX | 0x008  | Start UART transmitter                                    |
| TASKS_STOPTX  | 0x00C  | Stop UART transmitter                                     |
| TASKS_SUSPEND | 0x01C  | Suspend UART                                              |
| EVENTS_CTS    | 0x100  | CTS is activated (set low). Clear To Send.                |
| EVENTS_NCTS   | 0x104  | CTS is deactivated (set high). Not Clear To Send.         |
| EVENTS_RXDRDY | 0x108  | Data received in RXD                                      |
| EVENTS_TXDRDY | 0x11C  | Data sent from TXD                                        |
| EVENTS_ERROR  | 0x124  | Error detected                                            |
| EVENTS_RXTO   | 0x144  | Receiver timeout                                          |
| SHORTS        | 0x200  | Shortcuts between local events and tasks                  |
| INTENSET      | 0x304  | Enable interrupt                                          |
| INTENCLR      | 0x308  | Disable interrupt                                         |
| ERRORSRC      | 0x480  | Error source                                              |
| ENABLE        | 0x500  | Enable UART                                               |
| PSEL.RTS      | 0x508  | Pin select for RTS                                        |
| PSEL.TXD      | 0x50C  | Pin select for TXD                                        |
| PSEL.CTS      | 0x510  | Pin select for CTS                                        |
| PSEL.RXD      | 0x514  | Pin select for RXD                                        |
| RXD           | 0x518  | RXD register                                              |
| TXD           | 0x51C  | TXD register                                              |
| BAUDRATE      | 0x524  | Baud rate. Accuracy depends on the HFCLK source selected. |
| CONFIG        | 0x56C  | Configuration of parity and hardware flow control         |
|               |        |                                                           |

Table 134: Register overview

## 6.33.10.1 TASKS\_STARTRX

Address offset: 0x000 Start UART receiver

| Bit n | number          |         | 31 30 29 28 27 26 2 | 5 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|-----------------|---------|---------------------|--------------------------------------------------------------------|
| ID    |                 |         |                     | А                                                                  |
| Rese  | et 0x00000000   |         | 0 0 0 0 0 0         | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                            |
| ID    |                 |         |                     |                                                                    |
| Α     | W TASKS_STARTRX |         |                     | Start UART receiver                                                |
|       |                 | Trigger | 1                   | Trigger task                                                       |

## 6.33.10.2 TASKS\_STOPRX

Address offset: 0x004 Stop UART receiver

| Bit n | un               | nbe | r            |         | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 | 8 | 7 | 6 | 5 | 4 | 3 | 2 1 | . 0 |
|-------|------------------|-----|--------------|---------|-------------------------------------------------------------------|---|---|---|---|---|---|-----|-----|
| ID    | )                |     |              |         |                                                                   |   |   |   |   |   |   |     | Α   |
| Rese  | Reset 0x00000000 |     |              |         | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                           | 0 | 0 | 0 | 0 | 0 | 0 | 0 0 | 0   |
| ID    |                  |     |              |         |                                                                   |   |   |   |   |   |   |     |     |
| Α     | ١                | N   | TASKS_STOPRX |         | Stop UART receiver                                                |   |   |   |   |   |   |     |     |
|       |                  |     |              | Trigger | 1 Trigger task                                                    |   |   |   |   |   |   |     |     |



## 6.33.10.3 TASKS\_STARTTX

Address offset: 0x008 Start UART transmitter

| Bit no | Bit number       |               |  |  |   |   | 27 26 | 5 25 | 24 | 23 : | 22   | 21 2             | 0 19  | 9 18 | 3 17 | 16 | 15 | 14 | L3 1 | 2 11 | 10 | 9 | 8 7 | 6 | 5 | 4 | 3 2 | 1 0 |
|--------|------------------|---------------|--|--|---|---|-------|------|----|------|------|------------------|-------|------|------|----|----|----|------|------|----|---|-----|---|---|---|-----|-----|
| ID     | ID               |               |  |  |   |   |       |      |    |      |      |                  |       |      |      |    |    |    |      |      |    |   |     |   |   |   |     | А   |
| Rese   | Reset 0x00000000 |               |  |  | 0 | 0 | 0 0   | 0    | 0  | 0    | 0    | 0                | 0 0   | 0    | 0    | 0  | 0  | 0  | 0 (  | 0 0  | 0  | 0 | 0 0 | 0 | 0 | 0 | 0 0 | 0 0 |
| ID     |                  |               |  |  |   |   |       |      |    |      |      |                  |       |      |      |    |    |    |      |      |    |   |     |   |   |   |     |     |
| Α      | W                | TASKS_STARTTX |  |  |   |   |       |      |    | Sta  | rt l | JAR <sup>*</sup> | T tra | nsı  | nitt | er |    |    |      |      |    |   |     |   |   |   |     |     |
|        |                  | _             |  |  |   |   |       |      |    |      |      |                  |       |      |      |    |    |    |      |      |    |   |     |   |   |   |     |     |

#### 6.33.10.4 TASKS\_STOPTX

Address offset: 0x00C Stop UART transmitter

| Bit n | umber          |         | 31 30 29 28 27 26 25 24 | 4 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|----------------|---------|-------------------------|-----------------------------------------------------------------|
| ID    |                |         |                         | A                                                               |
| Rese  | t 0x00000000   |         | 0 0 0 0 0 0 0 0         | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                         |
| ID    |                |         |                         |                                                                 |
| Α     | W TASKS_STOPTX |         |                         | Stop UART transmitter                                           |
|       |                | Trigger | 1                       | Trigger task                                                    |

## 6.33.10.5 TASKS\_SUSPEND

Address offset: 0x01C

Suspend UART

| Bit number        |         | 31 30 29 28 27 26 25 2 | 4 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------------|---------|------------------------|-----------------------------------------------------------------|
| ID                |         |                        | А                                                               |
| Reset 0x00000000  |         | 0 0 0 0 0 0 0          | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                         |
| ID Acce Field     |         |                        | Description                                                     |
| A W TASKS_SUSPEND |         |                        | Suspend UART                                                    |
|                   | Trigger | 1                      | Trigger task                                                    |

## 6.33.10.6 EVENTS\_CTS

Address offset: 0x100

CTS is activated (set low). Clear To Send.







## 6.33.10.7 EVENTS\_NCTS

Address offset: 0x104

CTS is deactivated (set high). Not Clear To Send.

| Bit r | it number      |              |   |   | 29 : | 28 2 | 7 2 | 6 25 | 5 2 | 4 2             | 3 2 | 2 2  | 1 2 | 0 1  | 9 1  | 8 1  | 7 1 | 5 1 | 5 1 | 4 13 | 3 12 | 11  | 10   | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 |
|-------|----------------|--------------|---|---|------|------|-----|------|-----|-----------------|-----|------|-----|------|------|------|-----|-----|-----|------|------|-----|------|-----|----|---|---|---|---|---|---|-----|
| ID    |                |              |   |   |      |      |     |      |     |                 |     |      |     |      |      |      |     |     |     |      |      |     |      |     |    |   |   |   |   |   |   | Α   |
| Rese  | et 0x00000000  |              | 0 | 0 | 0    | 0 (  | 0 ( | 0 0  | ) ( | 0               | ) ( | 0 (  | 0 ( | ) (  | ) (  | ) (  | ) ( | 0   | ) ( | 0    | 0    | 0   | 0    | 0   | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 0 |
| ID    |                |              |   |   |      |      |     |      |     |                 |     |      |     |      |      |      |     |     |     |      |      |     |      |     |    |   |   |   |   |   |   |     |
| Α     | RW EVENTS_NCTS |              |   |   |      |      |     |      |     | C               | TS  | is ( | dea | ctiv | ate  | d (: | set | hig | h). | No   | : Cl | ear | To : | Sen | d. |   |   |   |   |   |   |     |
|       |                | NotGenerated | 0 |   |      |      |     |      |     | Event not g     |     |      |     | ger  | nera | iteo | ł   |     |     |      |      |     |      |     |    |   |   |   |   |   |   |     |
|       |                | Generated    | 1 |   |      |      |     |      |     | Event generated |     |      |     |      |      |      |     |     |     |      |      |     |      |     |    |   |   |   |   |   |   |     |

#### 6.33.10.8 EVENTS\_RXDRDY

Address offset: 0x108

Data received in RXD

| Bit r | umber            |                  | 31 30 29 28 27 26 25 24 | 4 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|------------------|------------------|-------------------------|-----------------------------------------------------------------|
| ID    |                  |                  |                         | A                                                               |
| Rese  | et 0x00000000    |                  | 0 0 0 0 0 0 0 0         | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                         |
| ID    |                  | ε Field Value ID |                         |                                                                 |
| Α     | RW EVENTS_RXDRDY |                  |                         | Data received in RXD                                            |
|       |                  | NotGenerated     | 0                       | Event not generated                                             |
|       |                  | Generated        | 1                       | Event generated                                                 |

#### 6.33.10.9 EVENTS\_TXDRDY

Address offset: 0x11C

Data sent from TXD

| Bit r | t number         |              |   | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23                  | 22   | 21  | 20   | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 1 | 11 1 | 10 9 | 8 ( | 3 7 | 6 | 5 | 4 | 3 | 2 | 1 0 |  |
|-------|------------------|--------------|---|----|----|----|----|----|----|----|---------------------|------|-----|------|----|----|----|----|----|----|----|------|------|------|-----|-----|---|---|---|---|---|-----|--|
| ID    |                  |              |   |    |    |    |    |    |    |    |                     |      |     |      |    |    |    |    |    |    |    |      |      |      |     |     |   |   |   |   |   | А   |  |
| Rese  | et 0x00000000    |              | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                   | 0    | 0   | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0 (  | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0 0 |  |
| ID    |                  | d Value ID   |   |    |    |    |    |    |    |    |                     |      |     |      |    |    |    |    |    |    |    |      |      |      |     |     |   |   |   |   |   |     |  |
| Α     | RW EVENTS_TXDRDY |              |   |    |    |    |    |    |    |    | Da                  | ta s | sen | t fr | om | TX | D  |    |    |    |    |      |      |      |     |     |   |   |   |   |   |     |  |
|       |                  | NotGenerated | 0 |    |    |    |    |    |    |    | Event not generated |      |     |      |    |    |    |    |    |    |    |      |      |      |     |     |   |   |   |   |   |     |  |
|       |                  | Generated    | 1 |    |    |    |    |    |    |    | Event generated     |      |     |      |    |    |    |    |    |    |    |      |      |      |     |     |   |   |   |   |   |     |  |

#### 6.33.10.10 EVENTS\_ERROR

Address offset: 0x124

Error detected

| Bit number             | 31 30 29 28 27 26 25 24 | 4 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|------------------------|-------------------------|-----------------------------------------------------------------|
| ID                     |                         | A                                                               |
| Reset 0x00000000       | 0 0 0 0 0 0 0           | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                         |
| ID Acce Field Value ID |                         |                                                                 |
| A RW EVENTS_ERROR      |                         | Error detected                                                  |
| NotGenerated           | 0                       | Event not generated                                             |
| Generated              | 1                       | Event generated                                                 |





## 6.33.10.11 EVENTS\_RXTO

Address offset: 0x144

Receiver timeout



#### 6.33.10.12 SHORTS

Address offset: 0x200

Shortcuts between local events and tasks

| Bit n | umber          |          | 31 30 29 28 27 | ' 26 25 2 | 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|----------------|----------|----------------|-----------|------------------------------------------------------------------|
| ID    |                |          |                |           | В А                                                              |
| Rese  | t 0x00000000   |          | 0 0 0 0 0      | 0 0 0     | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                          |
| ID    |                |          |                |           |                                                                  |
| Α     | RW CTS_STARTRX |          |                |           | Shortcut between event CTS and task STARTRX                      |
|       |                | Disabled | 0              |           | Disable shortcut                                                 |
|       |                | Enabled  | 1              |           | Enable shortcut                                                  |
| В     | RW NCTS_STOPRX |          |                |           | Shortcut between event NCTS and task STOPRX                      |
|       |                | Disabled | 0              |           | Disable shortcut                                                 |
|       |                | Enabled  | 1              |           | Enable shortcut                                                  |

#### 6.33.10.13 INTENSET

Address offset: 0x304

Enable interrupt

| nber       |                           | 31 30 29 28 27 26 25 24                                                                                                                                                       | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
|            |                           |                                                                                                                                                                               | F E D C B A                                                   |
| 0x00000000 |                           | 0 0 0 0 0 0 0 0                                                                                                                                                               | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                       |
|            |                           |                                                                                                                                                                               |                                                               |
| RW CTS     |                           |                                                                                                                                                                               | Write '1' to enable interrupt for event CTS                   |
|            | Set                       | 1                                                                                                                                                                             | Enable                                                        |
|            | Disabled                  | 0                                                                                                                                                                             | Read: Disabled                                                |
|            | Enabled                   | 1                                                                                                                                                                             | Read: Enabled                                                 |
| RW NCTS    |                           |                                                                                                                                                                               | Write '1' to enable interrupt for event NCTS                  |
|            | Set                       | 1                                                                                                                                                                             | Enable                                                        |
|            | Disabled                  | 0                                                                                                                                                                             | Read: Disabled                                                |
|            | Enabled                   | 1                                                                                                                                                                             | Read: Enabled                                                 |
| RW RXDRDY  |                           |                                                                                                                                                                               | Write '1' to enable interrupt for event RXDRDY                |
|            | Set                       | 1                                                                                                                                                                             | Enable                                                        |
|            | Disabled                  | 0                                                                                                                                                                             | Read: Disabled                                                |
|            | Enabled                   | 1                                                                                                                                                                             | Read: Enabled                                                 |
| RW TXDRDY  |                           |                                                                                                                                                                               | Write '1' to enable interrupt for event TXDRDY                |
|            | Set                       | 1                                                                                                                                                                             | Enable                                                        |
|            | Acce Field RW CTS RW NCTS | Acce Field Value ID  RW CTS  Set Disabled Enabled  RW NCTS  Set Disabled Enabled  RW NCTS  Set Disabled Enabled  Enabled  RW RXDRDY  Set Disabled Enabled  Enabled  RW RXDRDY | Nation                                                        |



| Bit number |        |          | 31 30 | 29 | 28 2 | 27 2 | 6 25 | 5 24 | 23 2 | 22 2  | 1 20  | 19  | 18   | 17  | 16  | 15 1 | .4 13 | 3 12 | 11   | 10  | 9 | 8 7 | 7 6 | 5 | 4 | 3 | 2 | 1 ( |
|------------|--------|----------|-------|----|------|------|------|------|------|-------|-------|-----|------|-----|-----|------|-------|------|------|-----|---|-----|-----|---|---|---|---|-----|
| ID         |        |          |       |    |      |      |      |      |      |       |       |     |      | F   |     |      |       |      |      |     | Е | [   | )   |   |   |   | С | ВА  |
| Reset 0x00 | 000000 |          | 0 0   | 0  | 0    | 0 (  | 0    | 0    | 0    | 0 (   | 0 0   | 0   | 0    | 0   | 0   | 0    | 0 0   | 0    | 0    | 0   | 0 | 0 ( | 0   | 0 | 0 | 0 | 0 | 0 0 |
| ID Acce    |        |          |       |    |      |      |      |      |      |       |       |     |      |     |     |      |       |      |      |     |   |     |     |   |   |   |   |     |
|            |        | Disabled | 0     |    |      |      |      |      | Rea  | d: D  | Disab | led |      |     |     |      |       |      |      |     |   |     |     |   |   |   |   |     |
|            |        | Enabled  | 1     |    |      |      |      |      | Rea  | d: E  | nab   | led |      |     |     |      |       |      |      |     |   |     |     |   |   |   |   |     |
| E RW       | ERROR  |          |       |    |      |      |      |      | Wri  | te '1 | 1' to | ena | able | int | err | upt  | for   | eve  | nt E | RRC | R |     |     |   |   |   |   |     |
|            |        | Set      | 1     |    |      |      |      |      | Ena  | ble   |       |     |      |     |     |      |       |      |      |     |   |     |     |   |   |   |   |     |
|            |        | Disabled | 0     |    |      |      |      |      | Rea  | d: D  | Disab | led | l    |     |     |      |       |      |      |     |   |     |     |   |   |   |   |     |
|            |        | Enabled  | 1     |    |      |      |      |      | Rea  | d: E  | nab   | led |      |     |     |      |       |      |      |     |   |     |     |   |   |   |   |     |
| F RW       | RXTO   |          |       |    |      |      |      |      | Wri  | te '1 | 1' to | ena | able | int | err | upt  | for   | eve  | nt R | XTC | ) |     |     |   |   |   |   |     |
|            |        | Set      | 1     |    |      |      |      |      | Ena  | ble   |       |     |      |     |     |      |       |      |      |     |   |     |     |   |   |   |   |     |
|            |        | Disabled | 0     |    |      |      |      |      | Rea  | d: D  | Disab | led |      |     |     |      |       |      |      |     |   |     |     |   |   |   |   |     |
|            |        | Enabled  | 1     |    |      |      |      |      | Rea  | d: E  | nab   | led |      |     |     |      |       |      |      |     |   |     |     |   |   |   |   |     |

#### 6.33.10.14 INTENCLR

Address offset: 0x308

Disable interrupt

| Bit n | umber        |          | 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|--------------|----------|-------------------------|---------------------------------------------------------------|
| ID    |              |          |                         | F E D C B A                                                   |
| Rese  | t 0x00000000 |          | 0 0 0 0 0 0 0 0         | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                       |
| ID    |              |          |                         | Description                                                   |
| Α     | RW CTS       |          |                         | Write '1' to disable interrupt for event CTS                  |
|       |              | Clear    | 1                       | Disable                                                       |
|       |              | Disabled | 0                       | Read: Disabled                                                |
|       |              | Enabled  | 1                       | Read: Enabled                                                 |
| В     | RW NCTS      |          |                         | Write '1' to disable interrupt for event NCTS                 |
|       |              | Clear    | 1                       | Disable                                                       |
|       |              | Disabled | 0                       | Read: Disabled                                                |
|       |              | Enabled  | 1                       | Read: Enabled                                                 |
| С     | RW RXDRDY    |          |                         | Write '1' to disable interrupt for event RXDRDY               |
|       |              | Clear    | 1                       | Disable                                                       |
|       |              | Disabled | 0                       | Read: Disabled                                                |
|       |              | Enabled  | 1                       | Read: Enabled                                                 |
| D     | RW TXDRDY    |          |                         | Write '1' to disable interrupt for event TXDRDY               |
|       |              | Clear    | 1                       | Disable                                                       |
|       |              | Disabled | 0                       | Read: Disabled                                                |
|       |              | Enabled  | 1                       | Read: Enabled                                                 |
| E     | RW ERROR     |          |                         | Write '1' to disable interrupt for event ERROR                |
|       |              | Clear    | 1                       | Disable                                                       |
|       |              | Disabled | 0                       | Read: Disabled                                                |
|       |              | Enabled  | 1                       | Read: Enabled                                                 |
| F     | RW RXTO      |          |                         | Write '1' to disable interrupt for event RXTO                 |
|       |              | Clear    | 1                       | Disable                                                       |
|       |              | Disabled | 0                       | Read: Disabled                                                |
|       |              | Enabled  | 1                       | Read: Enabled                                                 |

#### 6.33.10.15 ERRORSRC

Address offset: 0x480

Error source



| Bit r | number        |            | 31 30 29 28 27 26 2 | 5 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|---------------|------------|---------------------|--------------------------------------------------------------------|
| ID    |               |            |                     | D C B A                                                            |
| Res   | et 0x00000000 |            | 0 0 0 0 0 0         | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                            |
| ID    |               |            |                     | Description                                                        |
| Α     | RW OVERRUN    |            |                     | Overrun error                                                      |
|       |               |            |                     | A start bit is received while the previous data still lies in      |
|       |               |            |                     | RXD. (Previous data is lost.)                                      |
|       |               | NotPresent | 0                   | Read: error not present                                            |
|       |               | Present    | 1                   | Read: error present                                                |
| В     | RW PARITY     |            |                     | Parity error                                                       |
|       |               |            |                     | A character with bad parity is received, if HW parity check is     |
|       |               |            |                     | enabled.                                                           |
|       |               | NotPresent | 0                   | Read: error not present                                            |
|       |               | Present    | 1                   | Read: error present                                                |
| С     | RW FRAMING    |            |                     | Framing error occurred                                             |
|       |               |            |                     | A valid stop bit is not detected on the serial data input after    |
|       |               |            |                     | all bits in a character have been received.                        |
|       |               | NotPresent | 0                   | Read: error not present                                            |
|       |               | Present    | 1                   | Read: error present                                                |
| D     | RW BREAK      |            |                     | Break condition                                                    |
|       |               |            |                     | The serial data input is '0' for longer than the length of a       |
|       |               |            |                     | data frame. (The data frame length is 10 bits without parity       |
|       |               |            |                     | bit, and 11 bits with parity bit.).                                |
|       |               | NotPresent | 0                   | Read: error not present                                            |
|       |               | Present    | 1                   | Read: error present                                                |
|       |               |            |                     |                                                                    |

#### 6.33.10.16 ENABLE

Address offset: 0x500

**Enable UART** 

| Bit number          | 31 30 29 28 27 2 | 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|---------------------|------------------|------------------------------------------------------------------------|
| ID                  |                  | АААА                                                                   |
| Reset 0x00000000    | 0 0 0 0 0        | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                |
| ID Acce Field Value |                  | Description                                                            |
| A RW ENABLE         |                  | Enable or disable UART                                                 |
| Disal               | oled 0           | Disable UART                                                           |
| Enab                | led 4            | Enable UART                                                            |

#### 6.33.10.17 PSEL.RTS

Address offset: 0x508

Pin select for RTS



| Bit n | umber       |              | 31 30 29 28 27 26 25 2 | 4 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|-------------|--------------|------------------------|-----------------------------------------------------------------|
| ID    |             |              | С                      | ваааа                                                           |
| Rese  | t OxFFFFFFF |              | 1 1 1 1 1 1 1 1        | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                         |
| ID    |             |              |                        | Description                                                     |
| Α     | RW PIN      |              | [031]                  | Pin number                                                      |
| В     | RW PORT     |              | [01]                   | Port number                                                     |
| С     | RW CONNECT  |              |                        | Connection                                                      |
|       |             | Disconnected | 1                      | Disconnect                                                      |
|       |             | Connected    | 0                      | Connect                                                         |

#### 6.33.10.18 PSEL.TXD

Address offset: 0x50C

Pin select for TXD

| Bit n | umber        |              | 31 30 29 28 27 | 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 ( |
|-------|--------------|--------------|----------------|------------------------------------------------------------------------|
| ID    |              |              | С              | вааа                                                                   |
| Rese  | et OxFFFFFFF |              | 1 1 1 1 1      | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                |
| ID    |              |              |                |                                                                        |
| Α     | RW PIN       |              | [031]          | Pin number                                                             |
| В     | RW PORT      |              | [01]           | Port number                                                            |
| С     | RW CONNECT   |              |                | Connection                                                             |
|       |              | Disconnected | 1              | Disconnect                                                             |
|       |              | Connected    | 0              | Connect                                                                |

#### 6.33.10.19 PSEL.CTS

Address offset: 0x510

Pin select for CTS

| Bit r | umber        |              | 31 30 29 28 27 26 | 5 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|--------------|--------------|-------------------|-----------------------------------------------------------------------|
| ID    |              |              | С                 | ВАААА                                                                 |
| Rese  | et OxFFFFFFF |              | 1 1 1 1 1 1       | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                               |
| ID    |              |              |                   |                                                                       |
| Α     | RW PIN       |              | [031]             | Pin number                                                            |
| В     | RW PORT      |              | [01]              | Port number                                                           |
| С     | RW CONNECT   |              |                   | Connection                                                            |
|       |              | Disconnected | 1                 | Disconnect                                                            |
|       |              | Connected    | 0                 | Connect                                                               |

#### 6.33.10.20 PSEL.RXD

Address offset: 0x514

Pin select for RXD



| Bit n | umber       |              | 31 30 29 28 27 26 25 2 | 4 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|-------------|--------------|------------------------|-----------------------------------------------------------------|
| ID    |             |              | С                      | вааа                                                            |
| Rese  | t OxFFFFFFF |              | 1 1 1 1 1 1 1 1        | . 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                         |
| ID    |             |              |                        | Description                                                     |
| Α     | RW PIN      |              | [031]                  | Pin number                                                      |
| В     | RW PORT     |              | [01]                   | Port number                                                     |
| С     | RW CONNECT  |              |                        | Connection                                                      |
|       |             | Disconnected | 1                      | Disconnect                                                      |
|       |             | Connected    | 0                      | Connect                                                         |

#### 6.33.10.21 RXD

Address offset: 0x518

**RXD** register

| A R RXD          | RX data received in previous transfers, double buffered                               |
|------------------|---------------------------------------------------------------------------------------|
| ID Acce Field    | Value Description                                                                     |
| Reset 0x00000000 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                               |
| ID               | A A A A A A A                                                                         |
| Bit number       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |

#### 6.33.10.22 TXD

Address offset: 0x51C

TXD register

| Bit number             | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|------------------------|---------------------------------------------------------------------------------------|
| ID                     | A A A A A A A                                                                         |
| Reset 0x00000000       | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                               |
| ID Acce Field Value ID | Value Description                                                                     |
| A W TXD                | TX data to be transferred                                                             |

#### 6.33.10.23 BAUDRATE

Address offset: 0x524

Baud rate. Accuracy depends on the HFCLK source selected.

| Bit n | umber         |           | 31 30 29 28 27 26 25 | 5 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|---------------|-----------|----------------------|--------------------------------------------------------------------|
| ID    |               |           | A A A A A A          | A A A A A A A A A A A A A A A A A A A                              |
| Rese  | et 0x04000000 |           | 0 0 0 0 0 1 0        | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                            |
| ID    |               |           |                      |                                                                    |
| Α     | RW BAUDRATE   |           |                      | Baud rate                                                          |
|       |               | Baud1200  | 0x0004F000           | 1200 baud (actual rate: 1205)                                      |
|       |               | Baud2400  | 0x0009D000           | 2400 baud (actual rate: 2396)                                      |
|       |               | Baud4800  | 0x0013B000           | 4800 baud (actual rate: 4808)                                      |
|       |               | Baud9600  | 0x00275000           | 9600 baud (actual rate: 9598)                                      |
|       |               | Baud14400 | 0x003B0000           | 14400 baud (actual rate: 14414)                                    |
|       |               | Baud19200 | 0x004EA000           | 19200 baud (actual rate: 19208)                                    |
|       |               | Baud28800 | 0x0075F000           | 28800 baud (actual rate: 28829)                                    |
|       |               | Baud31250 | 0x00800000           | 31250 baud                                                         |
|       |               | Baud38400 | 0x009D5000           | 38400 baud (actual rate: 38462)                                    |
|       |               | Baud56000 | 0x00E50000           | 56000 baud (actual rate: 55944)                                    |
|       |               |           |                      |                                                                    |





| Bit number        |          | 313 | 30 29 | 28 2 | 27 2 | 6 25 | 24 | 23  | 22 2 | 1 20  | 19    | 18 1 | 17 1  | 6 1  | 5 14 | 13   | 12 | 11 1 | .0 9 | 8 | 7 | 6  | 5  | 4 3 | 2 | 1 0 |
|-------------------|----------|-----|-------|------|------|------|----|-----|------|-------|-------|------|-------|------|------|------|----|------|------|---|---|----|----|-----|---|-----|
| ID                |          | A   | А А   | Α .  | A A  | A    | Α  | Α   | Α /  | 4 A   | Α     | Α    | A A   | 4 Α  | A    | Α    | Α  | Α /  | 4 A  | Α | Α | Α. | Α. | A A | Α | АА  |
| Reset 0x04000000  |          | 0   | 0 0   | 0    | 0 1  | . 0  | 0  | 0   | 0 (  | 0 0   | 0     | 0    | 0 (   | 0 0  | 0    | 0    | 0  | 0 (  | 0 0  | 0 | 0 | 0  | 0  | 0 0 | 0 | 0 0 |
| ID Acce Field Val |          |     |       |      |      |      |    |     |      |       |       |      |       |      |      |      |    |      |      |   |   |    |    |     |   |     |
| Bau               | ud57600  | 0x0 | 0EBF  | 000  |      |      |    | 576 | 600  | bauc  | d (ac | tua  | l rat | e: 5 | 5776 | 52)  |    |      |      |   |   |    |    |     |   |     |
| Вац               | ud76800  | 0x0 | 13A9  | 000  |      |      |    | 768 | 800  | bauc  | d (ac | tua  | l rat | e: 7 | 7692 | 23)  |    |      |      |   |   |    |    |     |   |     |
| Вац               | ud115200 | 0x0 | 1D7E  | 000  |      |      |    | 115 | 5200 | ) bau | ıd (a | ctu  | al ra | ate: | 115  | 5942 | 2) |      |      |   |   |    |    |     |   |     |
| Вац               | ud230400 | 0x0 | 3AFB  | 000  |      |      |    | 230 | 0400 | ) bau | ıd (a | ctu  | al ra | ate: | 23:  | 1884 | l) |      |      |   |   |    |    |     |   |     |
| Вац               | ud250000 | 0x0 | 4000  | 000  |      |      |    | 250 | 0000 | ) bau | ıd    |      |       |      |      |      |    |      |      |   |   |    |    |     |   |     |
| Вац               | ud460800 | 0x0 | 75F7  | 000  |      |      |    | 460 | 0800 | ) bau | ıd (a | ctu  | al ra | ate: | 470  | )588 | 3) |      |      |   |   |    |    |     |   |     |
| Ваи               | ud921600 | 0x0 | EBED  | 000  |      |      |    | 921 | 1600 | ) bau | ıd (a | ctu  | al ra | ate: | 94:  | 1176 | 5) |      |      |   |   |    |    |     |   |     |
| Вац               | ud1M     | 0x1 | 0000  | 000  |      |      |    | 1M  | lega | bau   | d     |      |       |      |      |      |    |      |      |   |   |    |    |     |   |     |

#### 6.33.10.24 CONFIG

Address offset: 0x56C

Configuration of parity and hardware flow control



## 6.33.11 Electrical specification

#### 6.33.11.1 UART electrical specification

| Symbol                  | Description                                            | Min. | Тур. | Max. | Units |
|-------------------------|--------------------------------------------------------|------|------|------|-------|
| f <sub>UART</sub>       | Baud rate for UART <sup>41</sup> .                     |      |      | 1000 | kbps  |
| t <sub>UART,CTSH</sub>  | CTS high time                                          | 1    |      |      | μs    |
| t <sub>UART,START</sub> | Time from STARTRX/STARTTX task to transmission started |      | 1    |      | μs    |

## 6.34 UARTE — Universal asynchronous receiver/ transmitter with EasyDMA

The Universal asynchronous receiver/transmitter with EasyDMA (UARTE) offers fast, full-duplex, asynchronous serial communication with built-in flow control (CTS, RTS) support in hardware at a rate up to 1 Mbps, and EasyDMA data transfer from/to RAM.

Listed here are the main features for UARTE:



<sup>&</sup>lt;sup>41</sup> High baud rates may require GPIOs to be set as High Drive, see GPIO for more details.