

# AURIX™ TC3xx EDSADC Basic hands-on tutorial for resolver carrier cancelation

AP32445 v1.1







#### **Scope and purpose**

- This tutorial describes how to configure EDSADC for resolver support with an external carrier application and how to provide register settings for a quick trial
- This document is valid for AURIX™ family devices
  - TC38x AA-step
  - TC39x BA-step
- Validated on TC399-B-Step



- 1 Resolver system overview
- 2 EDSADC filter chain configurations
- 3 Hands-on setup block diagram
- Register settings: Debugger screenshot
- 5 Code example
- 6 Summary
- Clock generation: Typical block diagram
- 8 Acronyms, references, revision history



- 1 Resolver system overview
- 2 EDSADC filter chain configurations
- 3 Hands-on setup block diagram
- 4 Register settings: Debugger screenshot
- 5 Code example
- 6 Summary
- Clock generation: Typical block diagram
- 8 Acronyms, references, revision history



## Task and signal conditioning



- Demodulate the resolver signal from AM modulated carrier signal
- > The demodulated signal is used for motor position and speed estimation



#### External carrier generator use case



- > The carrier signal is generated by external circuitry
- > AURIX™ needs three DSADC channels to do the coherent carrier demodulation
- Channel 2 obtains only the sign information for rectification for the integrator



#### Internal carrier generator use case



- The carrier signal is generated by internal circuitry and filtered by low pass filter (LPF) on PCB
- AURIX™ needs two DSADC channels to do the coherent carrier demodulation



- 1 Resolver system overview
- 2 EDSADC filter chain configurations
- 3 Hands-on setup block diagram
- 4 Register settings: Debugger screenshot
- 5 Code example
- 6 Summary
- 7 Clock generation: Typical block diagram
- 8 Acronyms, references, revision history



#### EDSADC for internal carrier use case





#### EDSADC for external carrier use case





## **EDSADC** important system conditions

- To support an optimized carrier cancelation, following configurations are mandatory:
  - An even number of integration cycles has to be configured
  - The total oversampling rate (OSR<sub>tot</sub>) costing of configured prefilter decimation, CIC decimation, FIR0/1 decimation, number of integration cycles has to fulfill the flowing condition:
  - The quotient (OSR<sub>tot</sub>) between configured modulator clock (f<sub>mod</sub>) and the carrier frequency (f<sub>carrier</sub>) has to be an integer value
     → OSR<sub>tot</sub> = f<sub>mod</sub> / f<sub>carrier</sub>
  - In case external carrier generator is used, OSR<sub>tot</sub> must be guaranteed for the coherent demodulation





- 1 Resolver system overview
- 2 EDSADC filter chain configurations
- 3 Hands-on setup block diagram
- 4 Register settings: Debugger screenshot
- 5 Code example
- 6 Summary
- Clock generation: Typical block diagram
- 8 Acronyms, references, revision history



#### Live session trial for external carrier case



# TC3xx: EDSADC carrier cancellation Test setup block diagram









- 1 Resolver system overview
- 2 EDSADC filter chain configurations
- 3 Hands-on setup block diagram
- 4 Register settings: Debugger screenshot
- 5 Code example
- 6 Summary
- Clock generation: Typical block diagram
- 8 Acronyms, references, revision history

# TC3xx: EDSADC carrier cancellation Register settings



| Na             | me |                  |
|----------------|----|------------------|
| +              |    | EDSADC_GLOBCFG   |
| +              |    | EDSADC_MODCFG0   |
| $\blacksquare$ |    | EDSADC_MODCFG1   |
| $\blacksquare$ |    | EDSADC_VCM0      |
| ∄              |    | EDSADC_VCM1      |
| ⊞              |    | EDSADC_DICFG0    |
| ∄              |    | EDSADC_DICFG1    |
|                |    | EDSADC_GAINCORRO |
|                |    | EDSADC_GAINCORR1 |
| <u>+</u>       |    | EDSADC_FCFGC0    |
| Ξ              |    | EDSADC_FCFGC1    |
| <u>+</u>       |    | EDSADC_FCFGM0    |
| $\blacksquare$ |    | EDSADC_FCFGM1    |
| $\blacksquare$ |    | EDSADC_IWCTR0    |
| $\blacksquare$ |    | EDSADC_CGSYNC0   |
| $\blacksquare$ |    | EDSADC_RECTCFG0  |
| ⊒              |    | EDSADC_GLOBRC    |

#### **Register settings:**

0x80008000 

⇒ Sync. Mode

 $0x88028008 \Rightarrow INCFGN = Vrefx, DIVM = 2$ 

 $0x00000004 \Rightarrow Vrefx = Varef / 2$ 

 $0x00000004 \Rightarrow Vrefx = Varef / 2$ 

0x84008000 

☐ ITRMODE: Integrator bypassed

0x000F1194 

CICSHIFT = 15, GAINFACTOR = 1194

0x001F001F 

CIC Filter Decimation Factor = 32

0x001F001F ⇒ CIC Filter Decimation Factor = 32

0x80038000 ⇒ FIR0/1 off, Prefi off, calib off

0x80038000 

⇒ FIR0/1 off, Prefi off, calib off

0x00000111 ⇒ Rectifier enabled, sign-source ch1

0x00030003 

⇒ Enable modulator/demod 0 and 1



#### Important system considerations #1

| loba | ıl Rur | n Control F | Register    |             |             |            | (0088      | <sub>H</sub> ) |            | A          | pplicat    | tion Re    | set Valı   | ie: 000    | 0 0000     |
|------|--------|-------------|-------------|-------------|-------------|------------|------------|----------------|------------|------------|------------|------------|------------|------------|------------|
| 31   | 3      | 0 29        | 28          | 27          | 26          | 25         | 24         | 23             | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|      | 0      | M13RU<br>N  | M12RU<br>N  | M11RU<br>N  | M10RU<br>N  | M9RU<br>N  | M8RU<br>N  | M7RU<br>N      | M6RU<br>N  | M5RU<br>N  | M4RU<br>N  | M3RU<br>N  | M2RU<br>N  | M1RU<br>N  | MORU<br>N  |
|      | r      | rw          | rw          | rw          | rw          | rw         | rw         | rw             | rw         | rw         | rw         | rw         | rw         | rw         | rw         |
| 15   | 1      | 4 13        | 12          | 11          | 10          | 9          | 8          | 7              | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
|      | 0      | CH13R<br>UN | CH12R<br>UN | CH11R<br>UN | CH10R<br>UN | CH9RU<br>N | CH8RU<br>N | CH7RU<br>N     | CH6RU<br>N | CH5RU<br>N | CH4RU<br>N | CH3RU<br>N | CH2RU<br>N | CH1RU<br>N | CHORU<br>N |
|      | r      | rw          | rw          | rw          | rw          | rw         | rw         | rw             | rw         | rw         | rw         | rw         | rw         | rw         | rw         |

- Start the modulators and the demodulators always synchronously (never sequentially)
- (pseudo) code example:

```
DSADC_GLOBRC = 0x00030000; // start the needed modulators at once wait 20 \mu s // modulator startup time DSADC_GLOBRC = 0x00030003; // start the needed demodulators at once
```

# The modulators and demodulators must only be started at the end of the initialization sequence!



#### Important system considerations #2

The carrier generator must be enabled just before the demodulator to avoid any variation in the angle calculation between power cycles!

```
//enable Modulators
EDSADC_GLOBRC.U = 0x000F0000;
wait(200, 100); // (at least 20 µs) for modulator startup time
// disable all interrupts
// enable CARRIER generator
EDSADC_CGCFG.U =0x00000073;
//enable Demodulators
EDSADC_GLOBRC.U = 0x000F000F;
// enable interrupts
```



### Details how to calculate gain correction values

```
CICSHIFT = roundup (14 - Id(2 * AFS / (N^3 * 4 * FM)))

CICSHIFT = roundup (14 - Id(2 * 25000 / (10^3 * 4 * 0.7)))

CICSHIFT = roundup (14 - Id(50/2.8)) = roundup(14 - Iog17.9/Iog2)

CICSHIFT = roundup (14 - 4.158) = roundup(9.84) = 10
```

```
    AFS = calibrated full-scale value
    = 25 000 (after reset)
    N = selected CIC decimation
    factor
    FM = modulator gain factor
    - on-chip modulator: FM
```

```
GainCorrectionFactor = (2 * AFS / (N^3 * 4 * FM)) * 2^(CICSHIFT-14))

GainCorrectionFactor = (2 * 25000 / (10^3 * 4 * 0.7)) * 2^(10 - 14)

GainCorrectionFactor = 50 / (4 * 0.7) * 2^{-4}

GainCorrectionFactor = 1.11607

GAINFACTOR = GainCorrectionFactor * 4096

GAINFACTOR = 1.1160714 * 4096
```

In this example CIC decimation factor:

$$N = 10$$

= 0.7



- 1 Resolver system overview
- 2 EDSADC filter chain configurations
- 3 Hands-on setup block diagram
- Register settings: Debugger screenshot
- 5 Code example
- 6 Summary
- Clock generation: Typical block diagram
- 8 Acronyms, references, revision history

## Programming example



- The programming example is written for TC38x AA-step / TC39x BA-step. With minor adjustments it can also be used for other devices of the TC3xx family
- Important notices:
  - Infineon Technologies AG (Infineon) provides this programming example for exclusive use with Infineon microcontroller products. This programming example can be freely distributed within development tools that support such microcontroller products
  - This software is provided "as is". No warranties, whether express, implied or statutory, including, but not limited to, implied warranties of merchantability and fitness for a particular purpose apply to this software. In no event shall Infineon be liable for any special, incidental or consequential damages, for any reason whatsoever

2021-10-26

# Programming example Converter control and enable EDSADC



```
//---- Clock Control Reg: enable module clock, sleep mode request enabled
   IfxScuWdt clearCpuEndinit(l EndInitPW);
   CONVCTRL CLC.U = 0 \times 000000000;
                                              // enable module clocks
   while ((CONVCTRL CLC.U & 0x00000002) == 2); // wait until module is enabled
    //---- Bus Peripheral Interface: reset kernel0/1
    CONVCTRL KRST0.B.RST = 0x1; // reset kernel0
   CONVCTRL KRST1.B.RST = 0x1; // reset kernel1
   while (!CONVCTRL KRSTO.B.RSTSTAT); // wait until reset is performed
   CONVCTRL KRSTCLR.B.CLR = 0x1; // clear kernel reset status bit
   CONVCTRL CCCTRL.B.TC = 0xB; // Access to Converter Control registers is enabled
   //---- set ADC phase synchronization
                                   //phase synchronization signal is generated at fadc / 8
    CONVCTRL PHSCFG.U = 0 \times 00008007;
   IfxScuWdt setCpuEndinit(l EndInitPW);
   //---- enable DSADC -----
    IfxScuWdt clearCpuEndinit(l EndInitPW);
    EDSADC CLC.U = 0;
                                              // load clock control register
   while ((EDSADC CLC.U & 0x00000002) == 2); // wait until module is enabled
    // reset module
    EDSADC KRST0.U = 1;
    EDSADC KRST1.U = 1;
    while (EDSADC KRST0.U != 0x2);
    // clear the set reset flag
    EDSADC KRSTCLR.U = 1;
   IfxScuWdt setCpuEndinit(l EndInitPW);
```

# Programming example EDSADC initialization



```
//---- initialize DSADC for CIC32 and INT 64-----
    EDSADC GLOBCFG.U = 0x000000000; // synchronized clock gen., no supervision channel
    //---- Modulator Demodulator
    EDSADC MODCFG0.U = 0x88028008; // INCFGN=Vrefxff, DIVM=2
    EDSADC MODCFG1.U = 0x88028008; // INCFGN=Vrefx
    EDSADC VCM0.U = 0 \times 000000004; // Vrefx=Varef/2
    EDSADC VCM1.U = 0 \times 000000004; // Vrefx=Varef/2
    EDSADC DICFGO.U = 0x84308000; // ITRMODE: integrator always active
    EDSADC DICFG1.U
                     = 0x84008000; // ITRMODE: integrator bypassed
    //---- Gain
    EDSADC GAINCORRO.U = 0 \times 0000 \text{F} 1194;
    EDSADC GAINCORR1.U = 0 \times 000 \text{ F} 1194;
    //---- Filter(CIC, FIR0, FIR1)
    EDSADC FCFGC0.U = 0x001F001F; // CIC Filter Decimation Factor = 32
    EDSADC FCFGC1.U = 0x001F001F; // CIC Filter Decimation Factor = 32
    //---- Integrator Rectifier Carrier Synchronization
    EDSADC IWCTR0.U = 0x3F000005; // 64 integration cycles
    EDSADC CGSYNC0.U = 0x20000000; // SDNEG=32
    EDSADC RECTCFGO.U = 0x00000111; // Rectifier enabled, sign source ch1
    //---- enable modulator/demodulator
    EDSADC GLOBRC.U = 0 \times 00030000; // Enable modulator 0 and 1
    wait(1000, 100); //DSADC wakeup time ~28μs
    EDSADC GLOBRC.U = 0 \times 00030003; // Enable demod 0 and 1
    //---- Filter (FIR0, FIR1), enable service request, start calibration
    EDSADC FCFGM0.U = 0x80038000; // FIR0/1 off, Deci=2, Pref. off, No calibration
    EDSADC FCFGM1.U = 0x80038000; // FIR0/1 off, Deci=2, Pref. off, No calibration
```

# Programming example Conversion loop



```
rawdata amplitude[1000];
  sint16
          rawdata carrier[1000];
  sint16
  uint32 ii = 0;
for (ii = 0; ii < 1000; ii += 1)
   //---- store carrier signal
     while ((SRC DSADCSRMO.U & 0x01000000) == 0);//SRC EDSADCSRMO.SRR[24]: Service Request Flag, DSADC SRMm Service
Request
               = (sint16) EDSADC RESMO.U; // Result Reg0 Main Filter
     conv16
     rawdata carrier[ii] = conv16;
     SRC DSADCSRM0.U = 0 \times 020000000;
                                            //SRC EDSADCSRM0.CLRR[25]: Request Clear Bit
   //---- store amplitude modulation signal
     while ((SRC DSADCSRM1.U & 0x01000000) == 0);//SRC EDSADCSRM0.SRR[24]: Service Request Flag, DSADC SRMm Service
Request
               = (sint16) EDSADC RESM1.U;
                                                 // Result Reg2 Main Filter
     conv16
     rawdata amplitude[ii] = conv16;
     SRC DSADCSRM1.U = 0 \times 020000000;
                                       //SRC EDSADCSRM2.CLRR[25]: Request Clear Bit
     if(ii >= 999) ii = 0; //loop cycle
```





- 1 Resolver system overview
- 2 EDSADC filter chain configurations
- 3 Hands-on setup block diagram
- 4 Register settings: Debugger screenshot
- 5 Code example
- 6 Summary
- Clock generation: Typical block diagram
- 8 Acronyms, references, revision history





- > AURIX™ EDSADC resolver support is based on coherent demodulation technique:
  - The quotient (OSR<sub>tot</sub>) between configured modulator clock (f<sub>mod</sub>) and the carrier frequency (f<sub>carrier</sub>) has to be an integer value
     → OSR<sub>tot</sub> = f<sub>mod</sub> / f<sub>carrier</sub>
- Filter chain for resolver application is CIC filter and Integrator (FIR filters are not needed)
- Consider group and hardware delay in systems and use SDPOS and SDNEG for compensation (separate tutorial)
- Avoid any interrupts during modulator enabling and carrier generator enabling
- For more details on register settings on internal carrier case see also the Appnote Tutorial AP32459



- 1 Resolver system overview
- 2 EDSADC filter chain configurations
- 3 Hands-on setup block diagram
- 4 Register settings: Debugger screenshot
- 5 Code example
- 6 Summary
- Clock generation: Typical block diagram
- 8 Acronyms, references, revision history

# Clock generation Typical block diagram







- 1 Resolver system overview
- 2 EDSADC filter chain configurations
- 3 Hands-on setup block diagram
- 4 Register settings: Debugger screenshot
- 5 Code example
- 6 Summary
- Clock generation: Typical block diagram
- 8 Acronyms, references, revision history



## Acronyms, references, revision history

#### **Acronyms**

| Term     | Definition                                       |
|----------|--------------------------------------------------|
| AM       | Amplitude modulated                              |
| CCU      | Clock Control Unit                               |
| CIC      | Cascaded Integrator Comb(filter)                 |
| DICFG    | Demodulator Input Configuration Register         |
| EDSADC   | Enhanced Delta-Sigma Analog-to-Digital Converter |
| FCFGC    | Filter Configuration Register CIC Filter         |
| FCFGM    | Filter Configuration Register Main               |
| FIR      | Finite Impulse Response(filter)                  |
| GAINCORR | Gain Correction Register                         |
| GLOBCFG  | Global Configuration Register                    |
| GLOBRC   | Global Run Control Register                      |
| GSYNCC   | Carrier Generator Synchronization Register       |
| HW       | Hard Ware                                        |
| IWCTR    | Integration Window Control Register              |
| MODCFG   | Modulator Configuration Register                 |
| OpAmp    | Operational Amplifier                            |



### Acronyms, references, revision history

| Term    | Definition                           |
|---------|--------------------------------------|
| OSC     | Oscillator                           |
| OSR     | Oversampling Ratio                   |
| PER-PLL | Peripheral PLL                       |
| PCB     | Printed Circuit Board                |
| RECTCFG | Rectification Configuration Register |
| VCM     | Common Mode Voltage Register         |

#### References

- [1] AURIX\_TC3xx\_Safety\_Manual\_V1\_12
- > [2] AURIXTC3XX\_um\_part2\_V2.0

#### **Revision history**

| Revision | Description of change                                                                                                     |
|----------|---------------------------------------------------------------------------------------------------------------------------|
| V1.0     | Initial version                                                                                                           |
| V1.1     | Update of typo for the EDSADC_GLOBRC register fields. First the modulators must be enabled an afterwards the demodulators |



Part of your life. Part of tomorrow.

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Published by Infineon Technologies AG 81726 Munich, Germany

Do you have a question about this document? Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (<a href="www.infineon.com">www.infineon.com</a>).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.