# Stackless Multi-BVH Traversal for CPU, MIC and GPU Ray Tracing

Attila T. Áfra<sup>1,2</sup> László Szirmay-Kalos<sup>1</sup>

Budapest University of Technology and Economics<sup>1</sup> Babeș-Bolyai University<sup>2</sup>



#### **BVH** traversal

- Binary BVH
- Multi-BVH
  - N-way tree
  - N boxes or triangles per node
  - SIMD-friendly, smaller footprint
- Most ray traversal algorithms require a stack
  - About 200-1000 bytes per ray!
- Very high memory cost if many rays are in flight
- Solution: stackless traversal algorithms

#### Stackless traversal algorithms

- Binary BVH
  - Skip pointers [Smits 1998]
  - Restart trail [Laine 2010]
  - Parent pointers, state logic [Hapala et al. 2011]
  - Dynamic stackless binary tree traversal [Barringer & Akenine-Möller 2013]

#### Stackless traversal algorithms

- Binary BVH
  - Skip pointers [Smits 1998]
  - Restart trail [Laine 2010]
  - Parent pointers, state logic [Hapala et al. 2011]
  - Dynamic stackless binary tree traversal [Barringer & Akenine-Möller 2013]
- Multi-BVH
  - None!



• Embree [Wald et al. 2014]

Inner nodes:



- Inner nodes:
  - Intersect N child boxes



- Inner nodes:
  - Intersect N child boxes
  - Select the closest child



- Inner nodes:
  - Intersect N child boxes
  - Select the closest child
  - Push the other children to the stack



- Inner nodes:
  - Intersect N child boxes
  - Select the closest child
  - Push the other children to the stack



- Inner nodes:
  - Intersect N child boxes
  - Select the closest child
  - Push the other children to the stack
- Leaf nodes:
  - Intersect N triangles



- Inner nodes:
  - Intersect N child boxes
  - Select the closest child
  - Push the other children to the stack
- Leaf nodes:
  - Intersect N triangles
  - Pop the next node from the stack



#### Our approach

Replaces the stack pop with backtracking in the tree

- The backtracking is guided by a small bitstack
  - Stored in an integer

- Supports dynamic ordered traversal
- Intersects each visited node only once

Requires parent and sibling pointers

#### Bitstack

- A skip code is pushed for each visited tree level
  - *N*–1 bits
  - Encodes which siblings of the current node must be traversed



- The bits refer to siblings in circular order:
  - $0 \rightarrow \text{skip}$
  - 1 → traverse

## Node pointers



#### Backtracking

- While the top skip code is zero:
  - Go to the parent
  - Pop the skip code
- Go to the next unprocessed sibling
  - Sibling index = first set bit in the skip code
- Update the top skip code
  - Bit shift































#### Implementation details

- CPU & MIC:
  - MBVH4 [Benthin et al. 2012]
  - 128-bit bitstack → two 64-bit registers
  - Skip codes computed using small lookup tables
- GPU:
  - MBVH2 [Aila et al. 2012]
  - 64-bit bitstack
- The additional pointers do not increase the node size

#### Node layout



#### Node layout



#### Traversal state size



#### Test scenes













## Diffuse path tracing performance

CPU: Intel Core i7-3770, MIC: Intel Xeon Phi SE10P, GPU: NVIDIA Tesla



#### Conclusions

- Performance overhead: current hardware, traditional ray tracing
  - More complex traversal logic
  - More irregular memory accesses
  - Slightly higher number of intersections
- Significantly smaller traversal state
  - About 10× more rays in flight within the same memory budget
  - Example: 128 MB (ray data and traversal state)
    - Stack-based: 240K rays
    - Stackless: 2.2M rays

#### Possible use cases, future work

- Future hardware
  - GPUs
  - Ray tracing hardware
- Coherence extraction [Aila & Karras 2010]
  - Decrease bandwidth usage, increase SIMD efficiency
  - Many rays in flight
  - More than one ray per hardware thread
  - Suspend/resume traversal
- Out-of-core [Pharr et al. 1997]

## Thank you!

#### MBVH8 child hits

