

# 本科实验报告

课程名称: 计算机组成

姓名: TANG ANNA YONGQI

学 院: 计算机科学与技术学院

专业: 计算机科学与技术(中加班)留学生

学 号: 3180300155



生活照:

指导教师: 刘海风,洪奇军

2020年 3月17日

### Lab 3 – Integrated SOC Design

Name: Anna Yongqi Tang ID: 3180300155 Major: 计算机科学与技术(中加班)留学生

Course: Computer Organization

## 1. Method and Experimental Steps



Figure 1 - topMod.sch

This depicts the completion of lab 3. In this lab, I practiced the usage of the IP core and attempted to understand the SOC system. The three new modules that were introduced into this lab are SCPU, MIO\_BUS, and Counter\_x. MIO\_BUS handles input and output, where it takes data from the CPU and routes it to memory. SCPU can perform R-Type, I-Type and J-Type instructions. The ROM is an internal memory unit in the FPGA and stores the MIPS instructions needed for operations. For output, the Multi\_8CH32 signals to the seven-segment display, similarly to what has been done in prior labs and in the Digital Logic Design course. The .ucf for this program came from the provided courseware and is linked to topMod.sch. Synthesis had minimal warnings, and implementation was successful. A programmable file has been generated and is ready for testing.

Figure 2 - TANGANNAYONGQI3180300155 03



Figure 3 - .bit file generation



Figure 4 - .bit file found in directory



Figure 5 - file hierarchy

All modules and .ucf that were used for lab 3 came from courseware and lab 2. No modification was done.

#### 2. Simulations and Observations

There was no specification in the given instructions whether a simulation was needed. I have decided to forgo the simulation since this lab is just a modification of the first two labs.

#### 3. Conclusion

For this week's lab, I struggled more with understanding the general concepts rather than technically implementing it onto the ISE. I was able to make the connection as to how the new modules would work in conjunction with the rest of components, but I would still like to see a comparison or a gradual functionality progression. This is not possible now, because I have not been able to implement the testing file onto the SWORD board. In my Digital Logic Course from last semester, we explored the concept of using interrupt signals to process inputs, and how a BUS works. I look forward to re-exploring these concepts and designing an ALU in the next experiments.

#### 4. Source Code

All modules and components were either retrieved from lab 1, lab 2 or directly taken from the given files. No modification in code was performed.