Name: - Aryan Gupta Roll No -MT22154

Assignment -5 VDF

Submitted to the: - Dr. Sneh Saurabh

Q1)-Show a screenshot or snippet of the log file to prove that you have indeed run the tool [If this is not given, then your assignment will not be evaluated].

```
Sames Settings Macros Help

Sons Yew Spit Multiper Tunneling Pedages Settings Help

Sons Yew Spit Multiper Tunneling Pedages Set Williams Pedages Set Willia
```

- Q2) –Write a Verilog netlist for the circuit shown above. Use instances of the minimum-sized
- (1X) inverter available in the library. [1 Marks]

```
module inv_c(IN,OUT);
input IN;
output OUT;
wire n1,n2,n3,n4,as,bs;
INVX1 I1(.A(IN),.Y(n1));
INVX1 I2(.A(n1),.Y(n2));
INVX1 I3(.A(n2),.Y(n3));
INVX1 I4(.A(n3),.Y(n4));
INVX1 I5(.A(n4),.Y(OUT));
// CAP cap(.OUT(out));
endmodule
```

Q3) - Specify the following constraints: input slew at port IN is 100 ps, and the output load at port OUT is one pF. Measure the delay between IN and OUT using the STA tool. Report the total delay and its value for each instance [2 Marks].



The total delay in the above circuit is 4.72 (min) and 5.74 (max).

Q4)- Besides the inverter of size 1X, select three bigger inverters (higher drive strengths) from the

library for these experiments. Manually change instance A with these cells one by one. Observe the change in the delay of each instance of the circuit and the total path delay [total path delay means to delay from the input port to the output port]. Tabulate the information. Comment on the result. [4+1 Marks]

CASE -1 All are 1X size.



CASE 2:- I1 of 2X size, reset are 1X

```
📝 IVIODA IEXTEGITOR
File Edit
            Search View Format Encoding Syntax Special To
   □ Ø □ □ □ X □ □ ★ ★ % □ □ Q Q □ □ □
     reports.txt
1 Startpoint: IN (input port clocked by CLK)
2 Endpoint: OUT (output port clocked by CLK)
3 Path Group: CLK
4 Path Type: min
6
    Delay Time Description
7
8
              0.00 clock CLK (rise edge)
     0.00
9
     0.00
              0.00 clock network delay (ideal)
10
     0.00
              0.00 ^ input external delay
11
     0.00
              0.00 ^ IN (in)
              0.03 v I1/Y (INVX2)
0.07 ^ I2/Y (INVX1)
12
     0.03
13
     0.04
              0.10 v I3/Y (INVX1)
0.14 ^ I4/Y (INVX1)
14
     0.03
15
     0.04
              4.70 v I5/Y (INVX1)
     4.56
16
              4.70 v OUT (out)
17
     0.00
18
              4.70
                     data arrival time
19
              0.00
20
     0.00
                     clock CLK (rise edge)
                     clock network delay (ideal)
     0.00
              0.00
21
     0.00
              0.00
                   clock reconvergence pessimism
22
                   output external delay
23
     0.00
              0.00
24
             0.00 data required time
25 --
            0.00 data required time
26
            -4.70 data arrival time
27
28 -----
            4.70 slack (MET)
29
30
31
32 Startpoint: IN (input port clocked by CLK)
33 Endpoint: OUT (output port clocked by CLK)
34 Path Group: CLK
35 Path Type: max
36
37
    Delay Time Description
38
              0.00 clock CLK (rise edge)
0.00 clock network delay (ideal)
39
     0.00
40
     0.00
              0.00 v input external delay
41
     0.00
              0.00 v IN (in)
42
     0.00
              0.04 ^ I1/Y (INVX2)
43
     0.04
              0.08 v I2/Y (INVX1)
44
     0.03
45
     0.04
              0.11 ^ I3/Y (INVX1)
46
     0.03
              0.14 v I4/Y (INVX1)
              5.72 ^ I5/Y (INVX1)
47
     5.57
              5.72 ^ OUT (out)
48
     0.00
49
              5.72 data arrival time
50
```

Case 3:- I1 3X size and Rest are of 1X

```
MobaTextEditor
      Edit
            Search
                     View
                            Format
                                   Encoding Syntax
                                                       Special Tools
🗎 🖿 🕖 💾 问 🖨 🗙 這 這 ★ 🖈 ⊱ 📭 🖺 🔍 💭 🔡 🕦
                 8
     reports.txt
 1 Startpoint: IN (input port clocked by CLK)
 2 Endpoint: OUT (output port clocked by CLK)
 3 Path Group: CLK
 4 Path Type: min
             Time Description
 6
    Delay
     0.00
              0.00 clock CLK (rise edge)
9
     0.00
              0.00 clock network delay (ideal)
10
     0.00
              0.00 ^ input external delay
              0.00 ^ IN (in)
0.03 v I1/Y (INVX3)
11
     0.00
12
     0.03
              0.07 ^ I2/Y (INVX1)
13
     0.04
14
     0.03
              0.10 v I3/Y (INVX1)
              0.14 ^ I4/Y (INVX1)
4.70 v I5/Y (INVX1)
15
     0.04
16
     4.56
              4.70 v OUT (out)
17
     0.00
18
              4.70
                    data arrival time
19
20
     0.00
              0.00
                    clock CLK (rise edge)
21
     0.00
              0.00
                     clock network delay (ideal)
22
     0.00
              0.00
                     clock reconvergence pessimism
23
              0.00
                     output external delay
     0.00
                    data required time
24
              0.00
25 ---
             0.00
26
                     data required time
27
                     data arrival time
             -4.70
28
29
              4.70 slack (MET)
30
31
32 Startpoint: IN (input port clocked by CLK)
33 Endpoint: OUT (output port clocked by CLK)
34 Path Group: CLK
35 Path Type: max
36
37
    Delay
             Time Description
38
     0.00
              0.00 clock CLK (rise edge)
39
40
     0.00
              0.00 clock network delay (ideal)
41
     0.00
              0.00 v input external delay
              0.00 v IN (in)
42
     0.00
              0.04 ^ I1/Y (INVX3)
0.07 v I2/Y (INVX1)
0.11 ^ I3/Y (INVX1)
43
     0.04
44
     0.03
45
     0.04
46
     0.03
              0.14 v I4/Y (INVX1)
              5.71 ^ I5/Y (INVX1)
47
     5.57
48
              5.71 ^ OUT (out)
     0.00
49
              5.71
                   data arrival time
50
```

Case 4:- I1 of 4X and rest of 1X.

```
MobaTextEditor
      Edit
            Search
                    View
                           Format Encoding Syntax Special Tools
🗎 🖿 🔘 💾 🕮 🖊 🖅 🖼 🛊 🖈 📯 📭 😭 🔍 💢 🔣 📭
     reports.txt
              8
 1 Startpoint: IN (input port clocked by CLK)
 2 Endpoint: OUT (output port clocked by CLK)
 3 Path Group: CLK
 4 Path Type: min
 5
   Delay Time Description
 6
 7 -
           0.00 clock CLK (rise edge)
0.00 clock network delay (ideal)
 8
     0.00
9
     0.00
              0.00 ^ input external delay
10
     0.00
              0.00 ^ IN (in)
     0.00
11
              0.03 v I1/Y (INVX4)
12
     0.03
              0.06 ^ I2/Y (INVX1)
13
     0.04
     0.03
              0.10 v I3/Y (INVX1)
14
              0.13 ^ I4/Y (INVX1)
15
     0.04
              4.69 v I5/Y (INVX1)
16
     4.56
             4.69 v OUT (out)
17
     0.00
              4.69 data arrival time
18
19
20
     0.00
             0.00 clock CLK (rise edge)
21
     0.00
              0.00 clock network delay (ideal)
22
     0.00
              0.00 clock reconvergence pessimism
             0.00 output external delay 0.00 data required time
23
     0.00
24
25 ---
26
             0.00 data required time
            -4.69 data arrival time
27
28 --
29
            4.69 slack (MET)
30
31
32 Startpoint: IN (input port clocked by CLK)
33 Endpoint: OUT (output port clocked by CLK)
34 Path Group: CLK
35 Path Type: max
36
37
           Time Description
    Delay
38
             0.00 clock CLK (rise edge)
0.00 clock network delay (ideal)
39
     0.00
40
     0.00
              0.00 v input external delay
41
     0.00
              0.00 v IN (in)
42
     0.00
              0.04 ^ I1/Y (INVX4)
43
     0.04
              0.07 v I2/Y (INVX1)
44
     0.03
45
     0.04
              0.10 ^ I3/Y (INVX1)
              0.14 v I4/Y (INVX1)
46
     0.03
47
              5.71 ^ I5/Y (INVX1)
     5.57
             5.71 ^ OUT (out)
48
     0.00
49
              5.71 data arrival time
50
```

| Inverter type | I1/1X | I1/2X | I1/3X | I1/4X |
|---------------|-------|-------|-------|-------|
| Delay         | 0.04  | 0.03  | 0.03  | 0.03  |
| Total Delay   | 4.72  | 4.70  | 4.70  | 4.69  |
| (Min)         |       |       |       |       |
| Total Delay   | 5.74  | 5.72  | 5.71  | 5.71  |
| (Max)         |       |       |       |       |

For the Table, We can observe that as we increase the size and driving strength of the inverter, the delay through the inverter also getting decreases.

As we also know, high strength lends to high leakages and high speed.

X1 means only one transistor(including pmos and a nmos) in the cells' drive stage.

X2 means two transistors in parallel in the cells's drive stage.

x4 means four transistors in parallel in cells' drive stage.

Q5)-For instance, A, fix the cell that produced the smallest total path delay in the above experiment. Next, repeat the above process for instance B and find the cell (among the cells considered in the previous experiment) that minimizes the total path delay. Tabulate the delay of each instance and the total path delay. Now, fix instance B to the cell that minimizes the total path delay. Repeat the same for instances C, D, and E in succession. [2+2+2+2 Marks]

Ans) - For the I1, the minimum path delay is set when it is X4.

```
MobaTextEditor
File
        Edit
                Search
                          View
                                   Format
                                              Encoding
                                                          Syntax
                                                                     Specia
                         × · · · · · · · ·
                                            \star 🔀 📭 📵 🔍 💭 🗐
                     3
                                 reports.txt
      reports.txt
1 Startpoint: IN (input port clocked by CLK)
2 Endpoint: OUT (output port clocked by CLK)
 3 Path Group: CLK
 4 Path Type: min
 6
     Delay
                 Time
                           Description
 7
 8
       0.00
                  0.00
                           clock CLK (rise edge)
9
       0.00
                  0.00
                           clock network delay (ideal)
10
       0.00
                  0.00 ^ input external delay
                 0.00 ^ IN (in)
0.03 v I1/Y (INVX4)
0.06 ^ I2/Y (INVX1)
0.10 v I3/Y (INVX1)
11
       0.00
12
       0.03
13
       0.04
14
       0.03
                  0.13 ^ I4/Y (INVX1)
4.69 v I5/Y (INVX1)
15
       0.04
16
       4.56
                  4.69 v OUT (out)
17
       0.00
18
                  4.69
                           data arrival time
19
20
       0.00
                  0.00
                           clock CLK (rise edge)
                           clock network delay (ideal)
clock reconvergence pessimism
21
       0.00
                  0.00
22
       0.00
                  0.00
                  0.00
23
       0.00
                           output external delay
24
                  0.00
                           data required time
25
26
                 0.00
                           data required time
27
                -4.69
                           data arrival time
28
29
                  4.69
                           slack (MET)
30
31
32 Startpoint: IN (input port clocked by CLK)
33 Endpoint: OUT (output port clocked by CLK)
34 Path Group: CLK
35 Path Type: max
36
     Delay
37
                           Description
                 Time
38
39
       0.00
                  0.00
                           clock CLK (rise edge)
40
       0.00
                  0.00
                           clock network delay (ideal)
41
       0.00
                  0.00 v input external delay
                 0.00 v IN (in)

0.04 ^ I1/Y (INVX4)

0.07 v I2/Y (INVX1)

0.10 ^ I3/Y (INVX1)

0.14 v I4/Y (INVX1)

5.71 ^ I5/Y (INVX1)
42
       0.00
43
       0.04
44
       0.03
45
       0.04
46
       0.03
47
       5.57
                  5.71 ^ OUT (out)
48
       0.00
49
                  5.71
                           data arrival time
50
```

## Now for the I2,

```
MobaTextEditor
File Edit Search
                   View Format Encoding Syntax Special Tools
🗎 🖿 🔘 💾 🕮 🖨 🗙 🖅 🖼 🛣 ★ 🛠 📭 🖺 Q 💢 📗 🕦 😘 🧥
                                   8
    reports.txt
                        reports.txt
                                            reports.txt
                                                                re
1 Startpoint: IN (input port clocked by CLK)
2 Endpoint: OUT (output port clocked by CLK)
3 Path Group: CLK
4 Path Type: min
6
    Delay
            Time Description
7 -----
8
     0.00
             0.00 clock CLK (rise edge)
9
     0.00
             0.00 clock network delay (ideal)
10
     0.00
             0.00 ^ input external delay
             0.00 ^ IN (in)
11
     0.00
             0.03 v I1/Y (INVX4)
12
     0.03
             0.06 ^ I2/Y (INVX2)
13
     0.03
             0.09 v I3/Y (INVX1)
0.13 ^ I4/Y (INVX1)
4.68 v I5/Y (INVX1)
14
     0.03
15
     0.04
16
     4.56
             4.68 v OUT (out)
17
     0.00
                    data arrival time
18
             4.68
19
     0.00
             0.00
                    clock CLK (rise edge)
20
21
     0.00
             0.00
                   clock network delay (ideal)
22
     0.00
             0.00
                    clock reconvergence pessimism
                   output external delay
23
     0.00
            0.00
24
             0.00 data required time
26
           0.00 data required time
27
           -4.68 data arrival time
28 --
29
            4.68 slack (MET)
30
31
32 Startpoint: IN (input port clocked by CLK)
33 Endpoint: OUT (output port clocked by CLK)
34 Path Group: CLK
35 Path Type: max
36
             Time Description
37
    Delay
38 -----
             0.00 clock CLK (rise edge)
39
     0.00
             0.00 clock network delay (ideal)
40
     0.00
     0.00
             0.00 v input external delay
41
42
     0.00
             0.00 v IN (in)
             0.04 ^ I1/Y (INVX4)
43
     0.04
             0.07 v I2/Y (INVX2)
     0.03
44
             0.10 ^ I3/Y (INVX1)
45
     0.03
             0.13 v I4/Y (INVX1)
5.71 ^ I5/Y (INVX1)
46
     0.03
47
     5.57
             5.71 ^ OUT (out)
48
     0.00
49
                  data arrival time
             5.71
50
```

## Now for the I3,

```
MobaTextEditor
File
      Edit
           Search View
                         Format Encoding Syntax
                                                Special Tools
reports.txt
 1 Startpoint: IN (input port clocked by CLK)
 2 Endpoint: OUT (output port clocked by CLK)
 3 Path Group: CLK
 4 Path Type: min
   Delay Time Description
 7 -----
     0.00
             0.00 clock CLK (rise edge)
 8
9
     0.00
             0.00 clock network delay (ideal)
10
    0.00
             0.00 ^ input external delay
             0.00 ^ IN (in)
11
     0.00
             0.03 v I1/Y (INVX4)
12
    0.03
             0.07 ^ I2/Y (INVX2)
13
    0.04
14
    0.02
             0.09 v I3/Y (INVX2)
             0.13 ^ I4/Y (INVX1)
15
    0.03
             4.68 v I5/Y (INVX1)
16
    4.56
17
    0.00
            4.68 v OUT (out)
18
             4.68 data arrival time
19
             0.00
20
     0.00
                   clock CLK (rise edge)
21
     0.00
             0.00 clock network delay (ideal)
     0.00
             0.00 clock reconvergence pessimism
22
     0.00
23
             0.00 output external delay
             0.00 data required time
24
25 ---
           0.00 data required time
-4.68 data arrival time
26
27
28
           4.68 slack (MET)
29
30
31
32 Startpoint: IN (input port clocked by CLK)
33 Endpoint: OUT (output port clocked by CLK)
34 Path Group: CLK
35 Path Type: max
36
37
    Delay
            Time Description
38
             0.00 clock CLK (rise edge)
0.00 clock network delay (ideal)
39
     0.00
40
     0.00
             0.00 v input external delay
41
     0.00
             0.00 v IN (in)
42
     0.00
             0.04 ^ I1/Y (INVX4)
43
     0.04
             0.07 v I2/Y (INVX2)
44
     0.03
             0.10 ^ I3/Y (INVX2)
45
     0.03
             0.13 v I4/Y (INVX1)
46
     0.03
47
             5.71 ^ I5/Y (INVX1)
     5.58
             5.71 ^ OUT (out)
48
     0.00
             5.71 data arrival time
49
50
```

## Now for the I4,

```
MobaTextEditor
File
     Edit
           Search View Format Encoding Syntax
                                                Special Tools
reports.txt
 1 Startpoint: IN (input port clocked by CLK)
 2 Endpoint: OUT (output port clocked by CLK)
 3 Path Group: CLK
 4 Path Type: min
   Delay Time Description
 7 -----
     0.00
             0.00 clock CLK (rise edge)
 8
9
     0.00
             0.00 clock network delay (ideal)
10
   0.00
             0.00 ^ input external delay
             0.00 ^ IN (in)
11
    0.00
             0.03 v I1/Y (INVX4)
12
    0.03
             0.07 ^ I2/Y (INVX2)
13
    0.04
14
    0.02
             0.09 v I3/Y (INVX2)
             0.13 ^ I4/Y (INVX1)
15
    0.03
             4.68 v I5/Y (INVX1)
16
    4.56
17
    0.00
            4.68 v OUT (out)
18
             4.68 data arrival time
19
             0.00
20
    0.00
                   clock CLK (rise edge)
21
    0.00
             0.00 clock network delay (ideal)
     0.00
             0.00 clock reconvergence pessimism
22
     0.00
23
             0.00 output external delay
             0.00 data required time
24
25 ---
           0.00 data required time
-4.68 data arrival time
26
27
28
           4.68 slack (MET)
29
30
31
32 Startpoint: IN (input port clocked by CLK)
33 Endpoint: OUT (output port clocked by CLK)
34 Path Group: CLK
35 Path Type: max
36
37
    Delay
            Time Description
38
             0.00 clock CLK (rise edge)
0.00 clock network delay (ideal)
39
     0.00
40
     0.00
             0.00 v input external delay
41
     0.00
             0.00 v IN (in)
42
     0.00
             0.04 ^ I1/Y (INVX4)
43
     0.04
             0.07 v I2/Y (INVX2)
44
     0.03
             0.10 ^ I3/Y (INVX2)
45
     0.03
             0.13 v I4/Y (INVX1)
46
     0.03
47
             5.71 ^ I5/Y (INVX1)
     5.58
             5.71 ^ OUT (out)
48
     0.00
             5.71 data arrival time
49
50
```

## Now for I5,

```
MobaTextEditor
         Edit
                  Search
                             View
                                       Format
                                                  Encoding
                                                               Syntax
                                                                          Special Tools
     🗀 🗿 🛗 🖨 🗙 🖪
                                                    × n n
                                                                  Q 📿 🗐 🚂 💺
                                     ▶ ■ ★
     xt
                         reports.txt
                                                     reports.txt
                                                                                 reports.txt
 1 Startpoint: IN (input port clocked by CLK)
2 Endpoint: OUT (output port clocked by CLK)
  2 Endpoint: OUT
  3 Path Group: CLK
  4 Path Type: min
       Delay
                    Time
                              Description
  8
        0.00
                    0.00
                              clock CLK (rise edge)
                             clock network delay (ideal) input external delay
        0.00
                    0.00
10
        0.00
                    0.00
        0.00
                             IN (in)
I1/Y (I
11
                    0.00
                                    (INVX4)
(INVX2)
(INVX2)
(INVX1)
(INVX4)
12
                    0.03
13
        0.04
                    0.07
                             12/Y
14
15
        0.02
                    0.09 v
0.17 ^
                             I3/Y
I4/Y
                    1.37
16
                              15/Y
                             OUT (out)
data arrival time
17
18
        0.00
                    1.37
19
                    0.00
0.00
                             clock CLK (rise edge)
clock network delay (ideal)
clock reconvergence pessimism
20
21
        0.00
22
                    0.00
23
24
        0.00
                    0.00
                              output external delay
                    0.00
                              data required time
25
26
27
                    0.00
                              data required time
                              data arrival time
                   -1.37
28
29
                    1.37
                              slack (MET)
30
31
32 Startpoint: IN (input port clocked by CLK)
33 Endpoint: OUT (output port clocked by CLK)
34 Path Group: CLK
35 Path Type: max
36
37
       Delay
                             Description
                    Time
38
                          clock CLK (rise edge)
clock network delay (ideal)
v input: external delay
39
        0.00
                    0.00
        0.00
0.00
40
                    0.00
41
                    0.00
42
        0.00
0.04
                    0.00 v IN (in)
0.04 ^ I1/Y (I
                                    (INVX4)
(INVX2)
(INVX2)
(INVX1)
(INVX4)
43
44
        0.03
                    0.07
                             12/Y
        0.03
0.07
                    0.10
0.17
                             I3/Y
I4/Y
45
46
47
                    1.59
                             15/Y
48
        0.00
                    1.59
                             OUT (out)
49
                    1.59
                              data arrival time
I1 at X1 - 0.04 - 4.72, X2 - 0.03 - 4.70, X3 - 0.03 - 4.70, X4 - 0.03 - 4.69 (set at X4)
12 at X1 - 0.04 - 4.69, X2 - 0.03 - 4.68, X3 - 0.03 - 4.69, X4 - 0.03 - 4.69 (set at X2)
13 at X1 - 0.03 - 4.68, X2 - 0.02 - 4.68, X3 - 0.02 - 4.69, X4 - 0.02 - 4.70 (set at X2)
I4 at X1 - 0.03 - 4.68, X2 - 0.03 - 4.69, X3 - 0.03 - 4.70, X4 - 0.03 - 4.70 (set at X1)
If at X1 - 4.56 - 4.68, X2 - 2.33 - 2.47, X3 - 1.55 - 1.71, X4 - 1.16 - 1.31 (set at X4)
```

| Inverter    | I1/X4 | I2/X2 | I3/X2 | I4/X1 | I5/X4 |
|-------------|-------|-------|-------|-------|-------|
| Delay       | 0.03  | 0.03  | 0.02  | 0.03  | 1.20  |
| Total Delay | 4.69  | 4.68  | 4.68  | 4.68  | 1.37  |
| (Min)       |       |       |       |       |       |
| Total Delay | 5.71  | 5.71  | 5.71  | 5.71  | 1.59  |
| (Max)       |       |       |       |       |       |

Q6) - Report the minimum total path delay and the minimum total area (add the area of all instances) obtained in the above exercise. Analyse and comment on the result. [2+3 Marks]



In this, the total path delay is 1.37 (min) and 1.59(max).

Suppose X1 Area-1, X2-2, X3-3, X4-4.

Total Area - 4+2+2+1+4 = 13

So, by increasing the driving strength and the sizes of inverters, the capacitor can be driven in less time. So ultimately, the delay decreases in it.

Also, the slack is also decreased because the slack is equal to the RT-AT. (By doing all this, the arrival time is get decreased.

```
MobaTextEditor
                                      Encoding
      Edit
             Search
                      View
                              Format
                                                Syntax
                                                         Special Tools
                      X 📧
                             Þ≣
                                     🖈 🔀 📭 🖺 🔍 💭 📗 📭
                                                 reports.txt
     reports.txt
                           reports.txt
 1 Startpoint: IN (input port clocked by CLK)
 2 Endpoint: OUT (output port clocked by CLK)
 3 Path Group: CLK
 4 Path Type: min
 6
    Delay
               Time
                      Description
 7
      0.00
               0.00
 8
                      clock CLK (rise edge)
 9
      0.00
               0.00
                      clock network delay (ideal)
10
      0.00
               0.00 ^ input external delay
               0.00 ^ IN (in)
11
      0.00
              0.03 v I1/Y (INVX4)
0.07 ^ I2/Y (INVX2)
0.11 v I3/Y (INVX2)
12
      0.03
13
      0.04
14
      0.04
               0.15 ^ I4/Y (INVX4)
15
      0.04
               1.31 v I5/Y (INVX4)
16
      1.16
17
      0.00
               1.31 v OUT (out)
18
                       data arrival time
               1.31
19
20
      0.00
               0.00
                      clock CLK (rise edge)
21
      0.00
               0.00
                      clock network delay (ideal)
                      clock reconvergence pessimism
22
      0.00
               0.00
23
      0.00
               0.00
                      output external delay
24
               0.00
                       data required time
25
26
               0.00
                      data required time
27
              -1.31
                       data arrival time
28
29
               1.31
                       slack (MET)
30
31
32 Startpoint: IN (input port clocked by CLK)
33 Endpoint: OUT (output port clocked by CLK)
34 Path Group: CLK
35 Path Type: max
36
37
    Delay
               Time
                      Description
38
39
      0.00
               0.00
                      clock CLK (rise edge)
40
      0.00
               0.00
                      clock network delay (ideal)
41
      0.00
               0.00 v input external delay
42
      0.00
               0.00 v IN (in)
43
      0.04
               0.04 ^ I1/Y (INVX4)
44
      0.03
               0.07 v I2/Y (INVX2)
45
      0.05
               0.12 ^ I3/Y (INVX2)
               0.16 v I4/Y (INVX4)
1.57 ^ I5/Y (INVX4)
46
      0.04
47
      1.42
48
               1.57 ^ OUT (out)
      0.00
                       data arrival time
49
               1.57
50
                       alaah CIK (miaa adaa)
               E 00
```

In this, the total path Delay is 1.31(min) and 1.57(max).

Suppose X1 Area – 1, X2-2, X3-3, X4-4.

Total Area = 4+2+2+4+4=16

In this, the area is more but the delay is less compared to the above situation.