

# THE IMAGINATION UNIVERSITY PROGRAMME

# RVfpga Lab 0 Overview of RVfpga Labs



# Acknowledgements



O⊒ (magination

#### **AUTHORS**

Prof Sarah Harris Prof Daniel Chaver Zubair Kakakhel M. Hamza Liaqat

#### **ADVISER**

Prof. David Patterson

#### CONTRIBUTORS

Robert Owen Olof Kindgren Prof. Luis Piñuel Ivan Kravets Valerii Koval Ted Marena Prof. Roy Kravitz

#### ASSOCIATES

Prof. Christian Tenllado Prof. Daniel León Prof. Katzalin Olcoz Prof. Alberto del Barrio Prof. Fernando Castro Prof. Manuel Prieto

Prof. José Ignacio Gómez Prof. Francisco Tirado Prof. Román Hermida Prof. Ataur Patwary Cathal McCabe Dan Hugo Braden Harwood

Prof. David Burnett

Gage Elerding Prof. Brian Cruickshank Deepen Parmar Thong Doan Oliver Rew Niko Nikolay Guanyang He

#### Sponsors and Supporters

# Western Digital























#### **AUTHORS**

- Prof. Sarah Harris (https://www.linkedin.com/in/sarah-harris-12720697/)
- Prof. Daniel Chaver (https://www.linkedin.com/in/daniel-chaver-a5056a156/)
- Zubair Kakakhel (https://www.linkedin.com/in/zubairlk/)
- M. Hamza Liagat (https://www.linkedin.com/in/muhammad-hamza-liagat-ab73a0195/)

Prof. David Patterson (https://www.linkedin.com/in/dave-patterson-408225/)

## **CONTRIBUTORS**

- Robert Owen (https://www.linkedin.com/in/robert-owen-4335931/)
- Olof Kindgren (https://www.linkedin.com/in/olofkindgren/)
- Prof. Luis Piñuel (https://www.linkedin.com/in/lpinuel/)
- Ivan Kravets (https://www.linkedin.com/in/ivankravets/)
- Valerii Koval (https://www.linkedin.com/in/valeros/)
- Ted Marena (https://www.linkedin.com/in/tedmarena/)
- Prof. Roy Kravitz (https://www.linkedin.com/in/roy-kravitz-4725963/)

#### **ASSOCIATES**

- Prof. José Ignacio Gómez (https://www.linkedin.com/in/jos%C3%A9-ignacio-gomez-182b981/)
- Prof. Christian Tenllado (https://www.linkedin.com/in/christian-tenllado-31578659/)
- Prof. Daniel León (www.linkedin.com/in/danileon-ufv)
- Prof. Katzalin Olcoz (https://www.linkedin.com/in/katzalin-olcoz-herrero-5724b0200/)
- Prof. Alberto del Barrio (https://www.linkedin.com/in/alberto-antonio-del-barrio-garc%C3%ADa-1a85586a/)
- Prof. Fernando Castro (https://www.linkedin.com/in/fernando-castro-5993103a/)
- Prof. Manuel Prieto (https://www.linkedin.com/in/manuel-prieto-matias-02470b8b/)
- Prof. Francisco Tirado (https://www.linkedin.com/in/francisco-tirado-fern%C3%A1ndez-40a45570/)
- Prof. Román Hermida (https://www.linkedin.com/in/roman-hermida-correa-a4175645/)
- Cathal McCabe (https://www.linkedin.com/in/cathalmccabe/)
- Dan Hugo (https://www.linkedin.com/in/danhugo/)
- Braden Harwood (https://www.linkedin.com/in/braden-harwood/)
- David Burnett (https://www.linkedin.com/in/david-burnett-3b03778/)
- Gage Elerding (https://www.linkedin.com/in/gage-elerding-052b16106/)
- Brian Cruickshank (https://www.linkedin.com/in/bcruiksh/)
- Deepen Parmar (https://www.linkedin.com/in/deepen-parmar/)
- Thong Doan (https://www.linkedin.com/in/thong-doan/)
- Oliver Rew (https://www.linkedin.com/in/oliver-rew/)
- Niko Nikolay (https://www.linkedin.com/in/roy-kravitz-4725963/)
- Guanyang He (https://www.linkedin.com/in/guanyang-he-5775ba109/)
- Prof. Ataur Patwary (https://www.linkedin.com/in/ataurpatwary/)



### 0. PREFACE

This RVfpga course in Computer Architecture provides hands-on understanding of a commercial RISC-V processor, RISC-V SoC, and the RISC-V ecosystem. The course provides an understanding of the system from the underlying digital design and signals to the instruction set architecture and processor to the programming environment, boot code, and compiler. The fact that RVfpga users walk away with this top to bottom understanding of the RISC-V system is remarkable. They not only have a working RISC-V SoC and ecosystem, but they know how to use and expand the RISC-V processor and system for future projects and research.

Professor David Patterson, who shared the ACM A.M. Turing Award with John Hennessy for their contribution to RISC, says, "RISC-V is transforming processor design and software/hardware co-design. RISC-V is an open architecture, which enables open-source hardware implementations. This new option means that software development can occur alongside hardware development, accelerating the design path. The RVfpga course enhances the understanding of not only RISC-V processors but also the RISC-V ecosystem and RISC-V SoCs. This course provides a deep understanding of an industrial-strength processor architecture and system of increasing popularity, which will prove useful throughout their academic and industry careers."



# 1. RVfpga LABS OVERVIEW

These RVfpga Labs provide hands-on understanding of RISC-V hardware and software. Before starting RVfpga Labs, you must have already completed the RVfpga Getting Started Guide provided by the Imagination University Programme (<a href="https://university.imgtec.com/">https://university.imgtec.com/</a>). For example, if you have not already, install Xilinx's Vivado, PlatformIO and Verilator following the instructions in that guide. Also, make sure that you have copied the *RVfpga* folder that you downloaded from Imagination's University Programme to your machine. We will refer to the absolute path of the directory where you place folder RVfpga as [*RVfpgaPath*]. The RVfpga/src folder contains the Verilog and SystemVerilog sources for the RVfpga System, the RISC-V SoC that we will use and modify throughout the labs. The RVfpga/Labs folder contains resources for the labs, listed in Table 1.

Table 1. RVfpga Labs

| Table 1. KVIpga Labs |    |                                                                    |  |
|----------------------|----|--------------------------------------------------------------------|--|
|                      | #  | Title                                                              |  |
| Part 1               | 0  | RVfpga Labs Overview                                               |  |
|                      | 1  | Creating a Vivado Project                                          |  |
|                      | 2  | C Programming                                                      |  |
|                      | 3  | RISC-V Assembly Language                                           |  |
|                      | 4  | Function Calls                                                     |  |
|                      | 5  | Image Processing: Projects with C & Assembly                       |  |
|                      | 6  | Introduction to I/O                                                |  |
|                      | 7  | 7-Segment Displays                                                 |  |
|                      | 8  | Timers                                                             |  |
|                      | 9  | Interrupt-Driven I/O                                               |  |
|                      | 10 | Serial Buses                                                       |  |
| Part 2               | 11 | SweRV EH1 Configuration and Organization. Performance Monitoring   |  |
|                      | 12 | Arithmetic/Logical Instructions: add                               |  |
|                      | 13 | Memory Instructions: the lw and sw Instructions                    |  |
|                      | 14 | Structural Hazards                                                 |  |
|                      | 15 | Data Hazards                                                       |  |
|                      | 16 | Control Hazards. Branch Instructions: beq and the Branch Predictor |  |
|                      | 17 | Superscalar Execution                                              |  |
|                      | 18 | Adding New Features (Instructions, Hardware Counters) to the Core  |  |
|                      | 19 | Memory Hierarchy: The Instruction Cache (I\$)                      |  |
|                      | 20 | I\$, ICCM, DCCM, and Benchmarking                                  |  |
|                      |    | SweRV EH1 Reference                                                |  |

Labs 1-10 (Part 1) show how to use the RISC-V SoC and toolchain (compilers and simulators), and they show how to add peripherals to the SoC. Specifically, Lab 1 shows how to view the SweRVolfX SoC source code and target it to an FPGA (Lab 1), how to run programs on RVfpgaNexys, RVfpgaSim and Whisper (Labs 2-5), and how to modify the RVfpga System to add peripherals (Labs 6-10).

Labs 11-20 (Part 2) focus on microarchitecture and memory hierarchy; they show how to understand the RISC-V pipeline and use or add features to the RISC-V core, including additional instructions, other branch predictors, and memory features.



These labs are well-suited for two-semester course for undergraduates. Labs 11-20 could also be taught to master's level students. Prior to completing this RVfpga course, students should understand the fundamentals of logic design, computer architecture, processor design, input/output systems and C/assembly programming. This material is covered in the textbook *Digital Design & Computer Architecture: RISC-V Edition*, Harris & Harris, © Elsevier October, 2021.

Table 2 lists the required software and optional hardware needed to use these labs. All of the software is free. The Nexys A7 FPGA board (or, equivalently, Nexys DDR FPGA board) is not required to complete the labs. Instead, you can complete these labs using Whisper (Western Digital's Instruction Set Simulator) and Verilator (an open-source HDL simulator).

**Table 2. Required Software and Optional Hardware** 

| Software                                                                                        |
|-------------------------------------------------------------------------------------------------|
| https://www.xilinx.com/support/download/index.html/content/xilinx/en/downloadNav/vivado-        |
| design-tools/2019-2.html                                                                        |
| https://code.visualstudio.com/Download                                                          |
| https://platformio.org/ (Installed within VSCode)                                               |
| https://github.com/verilator/verilator                                                          |
| http://gtkwave.sourceforge.net/                                                                 |
| https://github.com/chipsalliance/SweRV-ISS (Installed within PlatformIO)                        |
|                                                                                                 |
|                                                                                                 |
| https://github.com/riscv/riscv-gnu-toolchain, https://github.com/riscv/riscv-openocd (Installed |
| within PlatformIO)                                                                              |
| Hardware                                                                                        |
| https://store.digilentinc.com/nexys-a7-fpga-trainer-board-recommended-for-ece-curriculum/       |
| RISC-V Core and System-on-Chip (SoC)                                                            |
| https://github.com/chipsalliance/Cores-SweRV (included in RVfpga package)                       |
| https://github.com/chipsalliance/Cores-SweRVolf (included in RVfpga package)                    |
|                                                                                                 |

<sup>\*</sup> optional

The organization of the **RVfpga/src** folder is explained in the GSG and in Labs 1-20.

The organization of the **RVfpga/Labs** folder is as follows:

- Folder LabInstructions:
  - Instructions for each lab, including tasks and exercises.
  - o Folder **Figures**: Figures used in the instructions for each lab.
- Folders Lab1, Lab2, ..., Lab19, Lab20: Resources to be used while completing the labs.
- Folder RVfpgaLabsSolutions: Exercise solutions for each of the labs. Instructors should remove this folder before distributing RVfpga to students.
  - Folder Programs\_Solutions: documents and software with the solutions for the proposed tasks and exercises.
  - Folder RVfpga\_Solutions: Modified RVfpga System source code (Verilog and SystemVerilog) extended as guided by the exercises in Labs 6-10. The source code is in folder [RVfpgaPath]/RVfpga/Labs/RVfpgaLabsSolutions/RVfpga\_Solutions/src, where the bitstream (rvfpganexys.bit) is also provided. The document [RVfpgaPath]/RVfpga/Labs/RVfpgaLabsSolutions/RVfpga\_Solutions/RVfpgaModi fications.docx describes the modifications performed to RVfpga System in the Exercises of Labs 6-10. Note that not all exercises have solutions provided.