## Lab. Assignment-5(b)

# **Computer Architecture (CS F342)** Semester-I, 2022-23

# **Department of Computer Science and Information Systems (CSIS)** BITS-Pilani, K K Birla Goa Campus, Goa, India.

Due date: Oct 24, 2022: 3 AM Marks: 6

Consider the 32-bit MIPS instruction model (instruction format is given below) and, using Verilog HDL language, simulate the MIPS's instructions: LW, SW, ADD, ADDI, and BNE. For this, one has to define the following modules. There is no need to define other variables and modify the other module except the below in the program.

| File Name                             | Module                        | Marks |
|---------------------------------------|-------------------------------|-------|
| Dff.v                                 | Dff_Reg                       | 0.2   |
| 1bitReg.v                             | register1bit                  | 0.2   |
| 2bitsReg.v                            | register2bit                  | 0.2   |
| 5bitsReg.v                            | register5bit                  | 0.2   |
| stageIF_ID_Regs.v                     | IF_ID                         | 0.2   |
| stageID_EX_Regs.v                     | ID_EX                         | 1     |
| stageEX_MEM_Regs.v                    | EX_MEM                        | 0.2   |
| stageMEM_WB_Regs.v                    | MEM_WB                        | 0.2   |
| controller.v                          | controlCircuit                | 1     |
| topModule.v                           | pipelinedDatapath             | 2     |
| testbench.v                           | testbench                     | 0.2   |
| For attending the Lab-5(b) [attending | endance needs to be recorded] | 0.4   |

### MIPS's pipelined model

\*\*Better version of the image can be found in PPT.



MIPS has 32 registers and R0 holds zero value only.

#### **Instruction format**:

| D T           | OPCODE |    |    |    |    |    | RS |    |       |    | RT |    |    |    |           | RD |    |    |    |    | SHAMT |    |   |   |   | FUNCT |   |   |   |   |   |   |
|---------------|--------|----|----|----|----|----|----|----|-------|----|----|----|----|----|-----------|----|----|----|----|----|-------|----|---|---|---|-------|---|---|---|---|---|---|
| R-Type        | 31     | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23    | 22 | 21 | 20 | 19 | 18 | 17        | 16 | 15 | 14 | 13 | 12 | 11    | 10 | 9 | 8 | 7 | 6     | 5 | 4 | 3 | 2 | 1 | 0 |
|               |        |    |    |    |    |    |    |    |       |    |    |    |    |    |           |    |    |    |    |    |       |    |   |   |   |       |   |   |   |   |   |   |
| OPCODE OPCODE |        |    |    |    |    |    |    | RS | RT/RD |    |    |    |    |    | IMMEDIATE |    |    |    |    |    |       |    |   |   |   |       |   |   |   |   |   |   |
| I-Type        | 31     | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23    | 22 | 21 | 20 | 19 | 18 | <b>17</b> | 16 | 15 | 14 | 13 | 12 | 11    | 10 | 9 | 8 | 7 | 6     | 5 | 4 | 3 | 2 | 1 | 0 |
|               |        |    |    |    |    |    |    |    |       |    |    |    |    |    |           |    |    |    |    |    |       |    |   |   |   |       |   |   |   |   |   |   |

In the template, a test program, stored in the memory, generates 7 Fibonacci numbers. The program is written using the above-mentioned instructions. NOP instruction is used to resolve data and control hazards. ADD R0, R0, R0 has used as NOP instruction. The first two Fibonacci numbers are stored in the memory at locations 124 and 120. The program calculates the first seven Fibonacci numbers, and the remaining five Fibonacci numbers can be stored in locations 116 onwards. The Big-endian format is considered to store the instruction and data. Memory is byte-addressable. The memory contains 128 locations. However, the program counter (PC) is 32-bit. Some bits of the PC are used to identify the memory locations. Similarly, for ALU's output. The program generates the following outputs:



#### \*\*Better version of the image can be found in PPT.

Following is changing procedure for signals' data format as decimal:



### **Instructions for uploading the results**:

Download CA Lab5b PipelinedMIPS Template.zip folder the and rename the < CampusID>\_CA\_Lab5a\_PipelinedMIPS. Output must be stored as <CampusID>\_ PipelinedMIPS\_output.png in the folder. Create a zip file <CampusID>\_CA\_Lab5a\_ PipelinedMIPS.zip which contains all the file mention above and submit it in Quanta. Do not create archives in other formats (rar, tar.gz etc). Once uploaded on Quanta, remember to submit for grading. Do not leave it as a draft.

Note: Please don't upload the assignments, template file/solution and lab. manual on GitHub or others public repository.

Kindly remove them, if you have uploaded the previous assignments.

It violates the BITS's Intellectual Property Rights (IPR).