



## **Scoring Indicators**

COURSE NAME: EMBEDDED SYSTEM AND REAL TIME OPERATING SYSTEM

**COURSE CODE: 5131** 

QID: 2109230280

## PART A

## I. Answer all the following questions in one word or sentence.

(9 x 1 = 9 Marks) Max. marks

Q.No Sub Total Split **Scoring Indicators** score Total score PART A 9 An embedded system is an electrical/electro-mechanical system I.1 designed to perform a specific function and is a combination of 1 1 both hardware and firmware (software). I.2 PINx, PORTx  $0.5 \times 2$ 1 I.3  $DDRB = 0b0000 \ 0100 \ or \ 0x04$ 1 1 1.4 AND (&), OR(|), Inverter (~), Shift operators (<<, >>) 1 1 I.5 0001 0100 1 1 I.6 RS 1 1 The resolution of an A/D converter is defined as the smallest 1.7 1 1 change in the input that can be detected by ADC. 1.8 1 1 A TCB is used for holding the information corresponding to a task. 1.9 A process is a program or part of it in execution. 1 1 PART B 24 Stores the program instructions. Retains its contents even after the power is turned off. It is generally known as Non volatile storage memory. II.1 3 3 ATMega32 has 32K x 8bytes program ROM. • Depending on the fabrication, erasing and programming techniques they are classified as Masked ROM, EPROM, EEPROM etc.

|      | General Purpose<br>Computing System                                                                                 | Embedded System                                                                 |                            |   |
|------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------|---|
|      | For executing a variety of applications.                                                                            | For executing a specific set of applications.                                   |                            |   |
|      | Contains a General Purpose<br>Operating System (GPOS)                                                               | May or may not contain an operating system for functioning.                     |                            |   |
|      | Applications are programmable by the user.                                                                          | The firmware is pre-<br>programmed and it is non-<br>alterable by the end user. | Any 3 compariso n x 1 mark |   |
| II.2 | Performance is the key deciding factor in the selection of the system.                                              | Application- specific requirements are the key deciding factors.                |                            | 3 |
|      | Response requirements are not time-critical.                                                                        | For certain category, response time is highly critical.                         |                            |   |
|      | Need not be deterministic in execution behaviour.                                                                   | Execution behaviour is deterministic for certain types of embedded systems.     |                            |   |
|      | Reduced operating power requirements.                                                                               | Highly power saving modes supported by the hardware and Operating system.       |                            |   |
|      |                                                                                                                     | tte arithmetic conditions. The flag<br>register (SReg). Status register is      |                            |   |
| II.3 | The bits C, Z, N, V, S and H are indicate some conditions that resexecuted. Each conditional flag p (jump).  Bit D7 | ults after an instruction is                                                    | Listing all flags (1 mark) | 3 |
|      |                                                                                                                     |                                                                                 | + expln.2                  |   |

| II.4 | #include <avr io.h=""> int main(void) {  DDRA = 0xFF;  While(1) {  PORTA = ~ PORTA : }</avr>                                                                                                                                                                                                                                                | Output port setting (1 mark) + Logic using inverter | 3 |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---|
|      |                                                                                                                                                                                                                                                                                                                                             | (2 marks)                                           |   |
| II.5 | In Normal Mode, the timer counts upward from 0 to its maximum value (usually 0xFF for an 8-bit timer or 0xFFFF for a 16-bit timer) and then wraps around to 0.                                                                                                                                                                              | 1.5 x 2                                             | 3 |
|      | In CTC Mode, the timer counts up from 0 to a specified compare value (OCRn), and then it automatically resets back to 0.w  The WGM bits in the TCCRx register is used to set the mode.                                                                                                                                                      |                                                     |   |
| II.6 | The SEI (Set Global Interrupt Flag) instruction enables all interrupts globally by setting the Global Interrupt Flag (I) in the Status Register (SREG). When the I bit is set, interrupts are enabled.  The CLI (Clear Global Interrupt Flag) instruction disables all interrupts globally by clearing the Global Interrupt Flag (I) in the | 1.5 x 2                                             | 3 |
|      | Status Register (SREG). When the I bit is cleared, interrupts are disabled                                                                                                                                                                                                                                                                  |                                                     |   |
| II.7 | <ul> <li>Low Power Consumption</li> <li>Compact and Thin Design</li> <li>Wide Range of Sizes and Resolutions</li> <li>Cost-Effective</li> <li>Longevity and Reliability</li> </ul>                                                                                                                                                          | Any 3 x 1<br>mark                                   | 3 |
| II.8 | LM35 is a temperature measuring device having an analog output voltage proportional to the temperature. It provides output voltage in Centigrade (Celsius). It does not require any external calibration circuitry.                                                                                                                         | Use 1<br>mark +<br>Diagram<br>2 mark                | 3 |

|       | VCC ADC O ATmega 32  LM34/                                                                                                                                                                                                                                                                                                                                                                                                          |                            |   |    |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---|----|
| 11.9  | A deadlock is a situation in which two or more processes (or threads) are unable to proceed because each is waiting for the other to release a resource. In a deadlock, none of the processes can make progress, and the system becomes effectively stuck.  Deadlocks are common in multi-process or multi-threaded systems and can lead to significant issues if not properly managed.  Example:  Process A:  Acquires Resource X. | 2+1<br>mark for<br>example | 3 |    |
| -     | Attempts to acquire Resource Y.  Process B: Acquires Resource Y.  Attempts to acquire Resource X.                                                                                                                                                                                                                                                                                                                                   |                            |   |    |
| II.10 | Multi-processing involves the execution of multiple independent processes by utilizing multiple CPUs or CPU cores concurrently  Multi-tasking is the capability of an operating system to execute multiple tasks (also known as threads or processes) within a single CPU or CPU core by rapidly switching between them.                                                                                                            | 1.5 x 2                    | 3 | ,  |
|       | PART C                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |   | 42 |
|       | <ul> <li>Consumer electronics - Camcorders, camera, etc.</li> <li>Household appliances - Television, DVD players, washing machine, fridge, microwave oven, etc.</li> <li>Home automation and security system - Air conditions,</li> </ul>                                                                                                                                                                                           |                            |   |    |
| III   | <ul> <li>Frome automation and security system - Air conditions, sprinklers, intruder detection alarms ,closed circuit television cameras, fire alarms, etc</li> <li>Automotive industry - Anti-lock breaking systems (ABS), engine control, ignition systems, automatic navigation system, etc.</li> <li>Telecom - Cellular telephones, telephone switches, handset</li> </ul>                                                      | Any 4<br>applicatio<br>ns  | 7 |    |

|    | multimedia applications, etc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                  |   |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---|--|
| IV | Building blocks of an embedded system are:  1. Input Devices  2. Output Devices  3. Central Processing Unit  4. Communication Interfaces  5. Memory (ROM and RAM)  6. Application Specific Circuit  The controller can be a microprocessor or a microcontroller or a filed programmable gate array or a digital signal processor or an application specific integrated circuit.  Embedded hardware/software systems are designed to regulate a physical variable by sending control signals to the actuators connected to the o/p port of the system.  Keyboards, push button, switches, etc. are Examples of common user interface input devices. | Listing 2<br>marks +<br>Expln. 5<br>marks        | 7 |  |
|    | #include <avr io.h="">w #include<util delay.h=""></util></avr>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Correct                                          |   |  |
| V  | int main(void) {  DDRA = 0xFF;  While(1) {  for( z=0;z<8:z++)  {                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | setting and Syntax - 2 marks + Logic using shift | 7 |  |
|    | PORTA = PORTA << z ; _delay_ms(1000); }                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | operator - 4 marks + Delay function              |   |  |

|      | }                                                                                                                                                                                                                                                                  | - 1 mark         |   |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---|--|
|      | }                                                                                                                                                                                                                                                                  |                  |   |  |
|      | #include <avr io.h=""></avr>                                                                                                                                                                                                                                       | -                |   |  |
|      | int main(void) {                                                                                                                                                                                                                                                   |                  |   |  |
|      | DDRB = DDRA = 0xFF;                                                                                                                                                                                                                                                | Correct          |   |  |
|      | Unsigned char x,y;                                                                                                                                                                                                                                                 | setting          |   |  |
|      | Unsigned char bcdbyte = 0x34;                                                                                                                                                                                                                                      | and<br>Syntax -  |   |  |
| VI   | X=bcdbyte & 0x0F;                                                                                                                                                                                                                                                  | 2 marks          | 7 |  |
|      | $PORTA = X \mid 0x30;$                                                                                                                                                                                                                                             | +<br>Logic for   |   |  |
|      | Y = bcdbyte & 0xF0;                                                                                                                                                                                                                                                | conversio        |   |  |
|      | Y = Y >> 4;                                                                                                                                                                                                                                                        | n - 5            |   |  |
|      | $PORTB = Y \mid 0x30;$                                                                                                                                                                                                                                             | marks            |   |  |
|      | }                                                                                                                                                                                                                                                                  |                  |   |  |
|      | Steps to program Timer0 in normal mode                                                                                                                                                                                                                             |                  |   |  |
|      | 1. Load TCNT0 register with initial count value.                                                                                                                                                                                                                   |                  |   |  |
|      | 2. Load TCCR0 register, indicating which mode (8 or 16 bit) is to be used and the prescaler option.                                                                                                                                                                | 7                |   |  |
| 7/11 | 3. When the clock source is selected, the timer starts to count and each tick causes the content of the timer to increment by one.                                                                                                                                 |                  |   |  |
| VII  | 4. Keep monitoring the Timer Overflow flag bit (TOV0) to see if it is raised. Get out of the loop when TOV0 is high.                                                                                                                                               |                  | 7 |  |
|      | 5. Stop the timer by disconnecting the clock source using instructions.                                                                                                                                                                                            | s                |   |  |
|      | 6. Clear the TOV0 flag for the next round.                                                                                                                                                                                                                         |                  |   |  |
|      | 7. Go back to step 1 to load TCNT0 again.                                                                                                                                                                                                                          |                  |   |  |
|      | An Interrupt Service Routine (ISR), also known as an Interrupt Handler or Interrupt Handler Routine, is a specialized subroutine designed to handle interrupts generated by hardware devices or software conditions that require immediate attention from the CPU. | ISR<br>(2 marks) |   |  |
| VIII | Depending on which peripheral is incorporated into the chip, widely used sources of interrupts in the AVR are:                                                                                                                                                     | +<br>Sources     |   |  |
|      | Timer/Counter Overflow interrupts                                                                                                                                                                                                                                  | (5 marks)        |   |  |
|      | • Three external hardware interrupts INT0 ,INT1, and INT2.                                                                                                                                                                                                         | ,                |   |  |
|      | Serial communication's USART has three interrupts - one for                                                                                                                                                                                                        |                  |   |  |

| receive and two interrupts for transmit.  • Analog Comparator Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Analog Comparator Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |
| Thirties comparator interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |
| Watchdog Timer Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |
| The SPI interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |
| The ADC (analog-to-digital converter) conversion complete                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
| interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |
| ATmega32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |
| MAX232                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        |
| (PD0)RXD 14 11 14 2 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |
| 13 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |
| (PDI)TXD 15 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |
| DB-9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |
| 40-Pin DIP Package ATmega32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |
| D D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | iagram |
| RS232 is one of the most wholly used serial 10 interfacing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | marks) |
| X standards.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | +      |
| • In RS232, a 1 bit is represented by -3 to -25V and a 0 bit is represented by +3 to +25 volts which is not compatible with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Expln. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | marks) |
| MAX232 is used to convert TTL logic levels to RS232 voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |
| levels and vice versa.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        |
| • The ATmega32 has two pins that are used specifically for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |
| transferring and receiving data serially.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
| • These two pins are called TX and RX and are part of the PortD group (PD0 and PD1) of the 40-pin package.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |
| Manage I and market a market and a formal party better the party better th |        |
| • Pin15 of the ATmega32 is assigned to TX and pin 14 is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |

| X  | Keyboard interfacing  The rows are connected to an output port and the columns are connected to an input port.  If no key has been pressed, the input port will yield Is for all columns since they are all connected to high(VCC).  If all the rows are grounded and a key is pressed, one of the column will have 0 since the key pressed provides the path to ground.  Steps to detect a key press:  To detect a pressed key, the microcontroller grounds all rows by providing 0 to the output latch, and then it reads the columns.  If the data read from the columns is D3-D0 = 1111, no key has been pressed and the process continues until a key press is detected.  If one of the column bits has a zero, this means that a key press has occurred.  After a key press is detected, the microcontroller will go through the process of identifying the key.  Starting with the top row, the microcontroller grounds it by providing a low to row D0 only; then it reads the columns.  If the data read is all 1s,no key in that row is activated and the process is moved to the next row.  It grounds the next row, reads the columns, and checks for any zero. This process continues until the row is identified.  After identification of the row in which the key has been pressed and find out which column the pressed key belongs to. | Expln. (4 marks) + Diagram (3 marks) | 7 |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---|--|
| XI | <ul><li>1. Process Management</li><li>Manages processes/tasks.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Any 4 functions                      | 7 |  |

|     | <ul> <li>Manages the memory space for process, load the process code<br/>into memory, allocate system resource etc</li> </ul>                                                                                                                                                                                                                                                    |                                                    |   |  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---|--|
|     | 2. Primary memory management                                                                                                                                                                                                                                                                                                                                                     |                                                    |   |  |
|     | <ul> <li>Primary memory is the volatile memory where the processes<br/>are loaded and variables and shared data associated with each<br/>process shared.</li> </ul>                                                                                                                                                                                                              |                                                    |   |  |
|     | The MMU(Memory Management Unit) is responsible for<br>Keeping track of which part of memory used by which process                                                                                                                                                                                                                                                                |                                                    |   |  |
|     | Allocating and deallocating memory space                                                                                                                                                                                                                                                                                                                                         |                                                    |   |  |
|     | 3. File system Management                                                                                                                                                                                                                                                                                                                                                        |                                                    |   |  |
|     | <ul> <li>The file system management responsible for creation, deletion<br/>and alteration of files and directories</li> </ul>                                                                                                                                                                                                                                                    |                                                    |   |  |
|     | Saving file in secondary storage                                                                                                                                                                                                                                                                                                                                                 |                                                    |   |  |
|     | Provide automatic allocation of file space                                                                                                                                                                                                                                                                                                                                       |                                                    |   |  |
|     | 4. I/O System management                                                                                                                                                                                                                                                                                                                                                         |                                                    |   |  |
|     | <ul> <li>Responsible for routing the I/O requests coming from different<br/>user applications to the appropriate I/O devices of the system</li> </ul>                                                                                                                                                                                                                            |                                                    |   |  |
|     | 5. Secondary storage management                                                                                                                                                                                                                                                                                                                                                  |                                                    |   |  |
|     | <ul> <li>Manages the secondary storage memory devices connected to<br/>the system and deals with Disk storage allocation, Disk<br/>scheduling, Free Disk space management.</li> </ul>                                                                                                                                                                                            |                                                    |   |  |
|     | 6. Protection systems                                                                                                                                                                                                                                                                                                                                                            |                                                    |   |  |
|     | <ul> <li>Support multiple users with different levels of permission</li> </ul>                                                                                                                                                                                                                                                                                                   |                                                    |   |  |
|     | <ul> <li>Protection deals with implementing the security policies to<br/>restrict access to both user and system resources by different<br/>applications or processes or users</li> </ul>                                                                                                                                                                                        |                                                    |   |  |
|     | 7. Interrupt handler                                                                                                                                                                                                                                                                                                                                                             |                                                    |   |  |
|     | <ul> <li>Provides mechanism for all external/internal interrupts<br/>generated by the system.</li> </ul>                                                                                                                                                                                                                                                                         |                                                    |   |  |
| XII | There should be some mechanism in place to share the CPU among the different tasks and to decide which process/task is to be executed at a given point of time. Determining which task /process is to be executed at a given point of time is known as task/process scheduling. The kernel service/application, which implements the scheduling algorithm is known as Scheduler. | Defn. 3<br>marks +<br>Algorithm<br>with<br>Example | 7 |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                  | 4 marks                                            |   |  |

|      | Algorithms                                                                                                                                                     |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | 1. FCFS scheduling                                                                                                                                             |
|      | - Allocates CPU time to the processes based on the order in which they enter the 'Ready' queue.                                                                |
|      | 2. SJF                                                                                                                                                         |
|      | - The process with the shortest estimated run time is scheduled first followed by the next shortest process                                                    |
|      | 3. Round Robin scheduling etc                                                                                                                                  |
|      | - Each process in the Ready queue is executed for a predefined time slot                                                                                       |
|      | The execution starts with picking up the first process in the Ready queue.                                                                                     |
|      | It is executed for a predefined time and when the predefined time elapses or the process completes, the next process in ready queue is selected for execution. |
|      | Functional Requirements                                                                                                                                        |
|      | 1. Processor support                                                                                                                                           |
|      | - It is not necessary that all RTOS's support all kinds of processor architecture                                                                              |
|      | 2. Memory Requirements                                                                                                                                         |
|      | - The OS requires ROM memory for holding OS files and it is normally stored in a non volatile memory like FLASH.                                               |
|      | 3. Real-time capabilities                                                                                                                                      |
| XIII | - It is not mandatory that the OS for all embedded systems need to be Real time and all embedded OS are Real time in behaviour                                 |
| AIII | 4. Kernel and Interrupt Latency                                                                                                                                |
|      | - The kernel of the OS may disable interrupts while executing certain services and it may lead to interrupt latency                                            |
|      | - IPC and Task synchronization                                                                                                                                 |
|      | - It is OS kernel dependant                                                                                                                                    |
|      | 5. Modularisation support                                                                                                                                      |
|      | - Developer can choose essential modules and recompile the OS image for functioning                                                                            |
|      | 6. Support for Networking and Communication                                                                                                                    |
|      | - Kernel may provide stack implementation and driver support for                                                                                               |

|     | a bunch of communication interfaces and networking                                                                                                                                                                                                                         |                        |   |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---|
|     | 6. Development Language Support                                                                                                                                                                                                                                            |                        |   |
|     | - Support for development languages like java and C#. JVM required for running java applications.                                                                                                                                                                          |                        |   |
|     | Task communication in a multitasking system refers to the methods and mechanisms through which different tasks or processes running concurrently on a computer or within an operating system can exchange data, coordinate their activities, and interact with each other. |                        |   |
|     | Some methods are:                                                                                                                                                                                                                                                          |                        |   |
|     | Shared Memory                                                                                                                                                                                                                                                              |                        |   |
|     | <ul> <li>Processes share some area of the memory to communicate<br/>among them.</li> </ul>                                                                                                                                                                                 |                        |   |
|     | <ul> <li>Information to be communicated by the process is written to<br/>the shared memory area</li> </ul>                                                                                                                                                                 |                        |   |
|     | Message Passing                                                                                                                                                                                                                                                            |                        |   |
|     | <ul> <li>Synchronous information exchange mechanism used for Inter process/ Thread Communication.w</li> </ul>                                                                                                                                                              | Any 3 methods          |   |
| XIV | <ul> <li>Direct message passing – The sender and the receiver of the<br/>messages are explicitly defined.</li> </ul>                                                                                                                                                       | listing<br>1 mark<br>+ | 7 |
|     | <ul> <li>Indirect message passing – The messages are placed in<br/>structures such as message queues or mailboxes and multiple<br/>tasks have read/write access.</li> </ul>                                                                                                | Expln.<br>6 marks      |   |
|     | Signals:                                                                                                                                                                                                                                                                   |                        |   |
|     | <ul> <li>Signals are notifications sent by one task or process to another<br/>to indicate events or request specific actions. Tasks can send<br/>and receive signals to coordinate their activities.</li> </ul>                                                            |                        |   |
|     | Remote Procedure Call                                                                                                                                                                                                                                                      |                        |   |
|     | <ul> <li>Inter process communication mechanism used by a process to<br/>call a procedure of another process running on the same CPU<br/>or on a different CPU which is interconnected in a network.w</li> </ul>                                                            |                        | - |
|     | Powerful technique for constructing distributed, client-server based applications.                                                                                                                                                                                         |                        |   |