## ASSIGNMENT 1 SOLUTIONS HPC1 Fall 2013

Due Date: Thursday, September 12

(please submit your report electronically to the instructor via email in one file, PDF preferred, named hw1-your UBITname.pdf)

**Problem 1:** Consider a simplified model for a two-level memory system (say cache and main memory),

$$\frac{\text{average cycles}}{\text{word access}} = f_c \times \frac{\text{cache cycles}}{\text{word access}} + (1 - f_c) \times \frac{\text{main memory cycles}}{\text{word access}},$$

where  $f_c$  is the fraction of cache hits out of all of the memory accesses. This simple model can be used in conjunction with the "machine balance,"  $\rho_{WM}$ , of the ratio of floating point operations to memory (in words, typically 8 Bytes) accesses, to predict performance. Given a 2GHz processor (2 × 10<sup>9</sup> cycles/s),  $\rho_{WM} = 2$ , 2 cycles/word for cache and 100 cycles/word for main memory, what is the predicted performance for  $f_c$  of 99% and 1%?

## Solution:

Given memory performance of 100 clock cycles per word access for main memory, and 2 cycles/word for the cache memory,  $\rho_{WM} = 2$  Flop/word, and a 2GHz processor, we have the performance as

performance = 
$$\frac{\rho_{\text{WM}} \cdot (\text{CPU cycles/s})}{[f_c \cdot (\text{cycles/cache word}) + (1 - f_c)(\text{cycles/main memory word})]},$$
$$= 4 \times 10^9 [2f_c + 100(1 - f_c)]^{-1} \text{Flop/s},$$

where  $f_c$  is the cache hit rate. For  $f_c = 0.99$  the performance is 1342.3 MFlop/s, and for  $f_c = 0.01$  it drops to only 0.0404 GFlop/s = 40.4 MFlop/s. Even in this simplified memory model, one can see the critical importance of making maximum reuse of data in the cache memory hierarchy.

**Problem 2:** Examine the hardware topology in the cluster at CCR. You can do this by using the **lstopo** command which is part of the OpenMPI **hwloc** project. Have a look at the man page ("man lstopo") and the **hwloc** project documentation to understand the details of the output from **lstopo** and what options you may need to use in combination with your slurm requests.

- a) Run lstopo on the 8-core, 12-core, and both INTEL and AMD flavors of the 32-core nodes. Request the appropriate nodes through the batch queueing system (slurm). Record your slurm job number and graphical output from lstopo (note that you should be able to generate pdf and other graphical formats directly from lstopo).
- b) Which node(s) have uniform shared memory, and which use non-uniform shared memory?
- c) For each node type, identify the most likely sources for contention in terms of accessing memory from the processing cores.

## Solution:

The plots below show the **lstopo** output (graphically) of the three flavors of compute nodes in the cluster. Note that **lstopo** can show you the hardware for the entire node even if you requested only a single core (see the **lstopo** man page), with the current version of **lstopo** that shows up as red in the topology diagram, meaning that you are not going to be able to use them.



Figure 1: **Istopo** on a 8-core IBM iDataplex M2 node with "Nehalem" Intel Xeon L5520 processors. Non-uniform memory access (NUMA).

For core to memory contention, we have several things to take into account. First is the basic memory hardware itself, in terms of the number and speed of the memory controllers, which is outside the scope of what **lstopo** is showing us. The 8-core and 12-core nodes have 3 memory channels running at 1333MHz, while the 32-core Intel-based nodes have 4 channels at the same speed. For the 32-core Opteron systems we have 4 memory channels also running at 1333MHz. For the newest hardware, of course, there are a lot more cores sharing the improved memory hardware (recall what we noted in class regarding the relatively poor



Figure 2: **lstopo** on a 12-core Dell C6100 node with "Westmere" Intel Xeon E5645 processors. Non-uniform memory access (NUMA).

improvements in low-level OpenMP benchmarks over the last decade or so). Second, we have the shared level 3 (L3) caches on the processors for all of the systems. This is a major bottleneck (one reason why larger cache sizes are a selling point for marketing processors), not only due to the size, but also due to *cache-coherency* issues (i.e., when a value is changed in one L3 cache, that change needs to be propagated to the others to maintain consistency in the memory or your program). Note that the network interfaces and other block devices (labeled by their PCIe address in **lstopo**) can also be sources of contention, but the original question was about core to memory.



Figure 3: **Istopo** on a 32-core Dell R910 with "Nehalem-EX" Intel Xeon E7-4530 processors. Non-uniform memory access (NUMA).



Figure 4: **Istopo** on a 32-core Dell C6145 with "Magny-Cours" AMD Opteron 6132HE processors. Non-uniform memory access (NUMA). Note that only 4 cores share each L3 cache and the "local" memory is 32GB.