| Final Project                     |                                  |
|-----------------------------------|----------------------------------|
|                                   |                                  |
| Course Code: CPE 016              | Program: BSCPE                   |
| Course Title: Introduction to HDL | Date Performed: 9/12/23          |
| Section: CPE31S5                  | Date Submitted: 9/15/23          |
| Name: Cabanatan, Patrick Jordan   | Instructor: Engr. Ryan Francisco |
| Cariño, Rustom                    |                                  |
| Pastrana, Mark Laurenz            |                                  |
| Quizon, Nowell Gabriel            |                                  |
| Revilla, Aldwin Joseph            |                                  |

## 1. Discussion

The traffic light controller in VHDL is used for an intersection between highway and farm way. There is a sensor in the farm way side to detect if there is any vehicle on the farm way. If vehicles are detected on the farm way, traffic lights on the highway turn to YELLOW, then RED so that the vehicles from the farm way can cross the highway. Otherwise, the traffic light on the highway is always GREEN and traffic lights on the farm way are always RED. The time period is 3 seconds for the YELLOW light and 10 seconds for the RED light.

# 2. Finite state machine design



## 3. VHDL Code

```
library IEEE:
3
        use IEEE.STD LOGIC 1164.ALL;
        use IEEE.STD LOGIC UNSIGNED.ALL:
6 🖨
        -- Traffic ligh system for a intersection between highway and farm wav
        -- There is a sensor on the farm way side, when there are vehicles,
        -- Traffic light turns to YELLOW, then GREEN to let the vehicles cross the highway
        -- Otherwise, always green light on Highway and Red light on farm way
10 🖨
        entity traffic light controller is
        port ( sensor : in STD_LOGIC; -- Sensor
11
              clk : in STD_LOGIC; -- clock
13
               rst_n: in STD LOGIC; -- reset active low
              light_highway : out STD_LOGIC_VECTOR(2 downto 0); -- light outputs of high way
               light_farm:
                           out STD LOGIC VECTOR (2 downto 0) -- light outputs of farm way
            --RED_YELLOW_GREEN
        end traffic light controller;
        architecture traffic_light of traffic_light_controller is
        signal counter_ls: std_logic_vector(27 downto 0):= x"00000000";
        signal delay_count:std_logic_vector(3 downto 0):= x"0";
21
22
        signal delay_10s, delay_3s_F, delay_3s_H, RED_LIGHT_ENABLE, YELLOW_LIGHT1_ENABLE, YELLOW_LIGHT2_ENABLE: std_logic:='0';
23
        signal clk_ls_enable: std_logic; -- 1s clock enable
24
        type FSM_States is (HGRE_FRED, HYEL_FRED, HRED_FGRE, HRED_FYEL);
25 🖨
        -- HGRE FRED : Highway green and farm red
26
        -- HYEL_FRED : Highway yellow and farm red
27
        -- HRED_FGRE : Highway red and farm green
28 🖨
        -- HRED_FYEL : Highway red and farm yellow
29
        signal current_state, next_state: FSM_States;
30 :
       begin
        -- next state FSM sequential logic
31
32 🖨
       process(clk.rst n)
 33 ;
            begin
 34 🖯 🔘 if(rst n='0') then
       Current_state <= HGRE_FRED;</pre>
 35
       O elsif(rising_edge(clk)) then
 36
 37
       Current_state <= next_state;</pre>
 38 🗇
            end if;
 39 🖨
            end process;
 40
             -- FSM combinational logic
 41 🖨
            process (current_state, sensor, delay_3s_F, delay_3s_H, delay_10s)
 42 !
            begin
 43 🖯 🔘 case current_state is
 44 (
           when HGRE_FRED => -- When Green light on Highway and Red light on Farm way
       O | RED_LIGHT_ENABLE <= '0'; -- disable RED light delay counting
 45
        O YELLOW_LIGHT1_ENABLE <= '0'; -- disable YELLOW light Highway delay counting
 46
        O YELLOW_LIGHT2_ENABLE <= '0'; -- disable YELLOW light Farmway delay counting
 47
        0
            light highway <= "001"; -- Green light on Highway
 48
        0
 49
           | light farm <= "100"; -- Red light on Farm way
 50 🖯 🔾 if(sensor = '1') then -- if vehicle is detected on farm way by sensors
       O next_state <= HYEL_FRED;
 51
 52
             -- High way turns to Yellow light
 53
             else
        next_state <= HGRE_FRED;</pre>
 54
 55
             -- Otherwise, remains GREEN ON highway and RED on Farm way
 56 🖨
 57 🗇
            when HYEL FRED => -- When Yellow light on Highway and Red light on Farm way
       \circ
           light highway <= "010"; -- Yellow light on Highway
 59
        O | light farm <= "100"; -- Red light on Farm way
 60
        RED LIGHT ENABLE <= '0'; -- disable RED light delay counting</p>
        O YELLOW LIGHT1 ENABLE <= '1'; -- enable YELLOW light Highway delay counting
 61
        O YELLOW LIGHT2 ENABLE <= '0'; -- disable YELLOW light Farmway delay counting
 62
 63 🖯 🔘 if(delay_3s_H='1') then
 64 🖨
             -- if Yellow light delay counts to 3s,
 65
             -- turn Highway to RED,
 66 (-)
             -- Farm way to green light
```

```
67
           next_state <= HRED_FGRE;
 68
             else
      next_state <= HYEL_FRED;</pre>
 69 :
 70 🗇
             -- Remains Yellow on highway and Red on Farm way
 71 🖨
             -- if Yellow light not yet in 3s
 72 🖹
            end if;
73 🖨
           when HRED FGRE =>
       O | light highway <= "100"; -- RED light on Highway
 74
       | light_farm <= "001"; -- GREEN light on Farm vay
| RED_LIGHT_ENABLE <= '1'; -- enable RED light delay counting
| YELLOW_LIGHT1_ENABLE <= '0'; -- disable YELLOW light Highway delay counting
 75
 76
 77
 78
       YELLOW_LIGHT2_ENABLE <= '0'; -- disable YELLOW light Farmway delay counting
79 🖯 🔘
           if (delay 10s='1') then
 80
             -- if RED light on highway is 10s, Farm way turns to Yellow
       0
 81 ;
           next state <= HRED FYEL;
82
             else
           next_state <= HRED_FGRE;</pre>
83 !
84
             -- Remains if delay counts for RED light on highway not enough 10s
85 🖨
             end if;
86 🖯
            when HRED FYEL =>
       O light_highway <= "100"; -- RED light on Highway
O light_farm <= "010"; -- Yellow light on Farm way
O RED_LIGHT_ENABLE <= '0'; -- disable RED light delay counting
87
88
89
       O YELLOW_LIGHT1_ENABLE <= '0'; -- disable YELLOW light Highway delay counting
90
91
       O YELLOW_LIGHT2_ENABLE <= '1'; -- enable YELLOW light Farmway delay counting
 92 🖯 O if (delay_3s_F='1') then
93 🖯
             -- if delay for Yellow light is 3s,
94
             -- turn highway to GREEN light
95 🖯
             -- Farm way to RED Light
       \circ
           next_state <= HGRE_FRED;</pre>
 96
 97
             else
 98
             next state <= HRED FYEL;</pre>
 99
             -- if not enough 3s, remain the same state
100 🗀
             end if;
101 • when others => next_state <= HGRE_FRED; -- Green on highway, red on farm way
```

```
102 🗀
          end case;
103 🖒
          end process;
          -- Delay counts for Yellow and RED light
104
105 🖨
          process(clk)
106
          begin
107 🖯 🔘 'if(rising_edge(clk)) then
108 🖯 🔘 if(clk_ls_enable='l') then
109 🖯 🔾
          if(RED_LIGHT_ENABLE='1' or YELLOW_LIGHT1_ENABLE='1' or YELLOW_LIGHT2_ENABLE='1') then
110
            delay_count <= delay_count + x"1";
111 Ö O
           if((delay_count = x"9") and RED_LIGHT_ENABLE ='1') then
      0
112
           delay 10s <= '1';
      0
113
           delay_3s_H <= '0';
      0
114
           delay_3s_F <= '0';
       0
            delay_count <= x"0";
115
      0
116
           elsif((delay count = x"2") and YELLOW LIGHT1 ENABLE= '1') then
      0
117
            delay_10s <= '0';
           delay_3s_H <= '1';
118
      0
      0
119
           delay 3s F <= '0';
      0
120
           delay_count <= x"0";</pre>
      0
121
           elsif((delay_count = x"2") and YELLOW_LIGHT2_ENABLE= '1') then
            delay_10s <= '0';
       0
122
      0
123
            delay_3s_H <= '0';
      0
            delay_3s_F <= '1';
124
      0
125
            delay_count <= x"0";
126
           else
      0
127
           delay_10s <= '0';
128
      0
            delay_3s_H <= '0';
      0
            delay_3s_F <= '0';
129
130 🖨
            end if;
           end if;
131 🖨
132 🖨
          end if;
133 🖨
          end if;
134 🖨
          end process;
135
           -- create delav 1s
136 🖨
          process(clk)
137
           begin
138 🖯 O 'if (rising edge(clk)) then
       O counter_ls <= counter_ls + x"0000001";
O if(counter_ls >= x"0000003") then -- x"0004" is for simulation
139
140
141
            -- change to x"2FAF080" for 50 MHz clock running real FPGA
           counter_ls <= x"00000000";
142
143 (
            end if;
144 🖒
           end if;
145 🖨
           end process;
       Oclk_ls_enable <= 'l' when counter_ls = x"0003" else '0'; -- x"0002" is for simulation
146
           -- x"2FAF080" for 50Mhz clock on FPGA
147
148 🖨
           end traffic_light;
```

#### Waveform



# 5. Video Link:

https://drive.google.com/file/d/1HK\_-19fCCopY7e53mXOMFA\_MGUpmFJqC/view?fbclid=IwAR34dmYAz3fitnI9Ci1eo5kvByQaqQ\_B0-I3Yk5HHZrDZBMRzJ5YGxrLNDU

# 6. Conclusion

The traffic light controller in VHDL manages a highway and farm way intersection by detecting vehicles on the farm way. The system operates by keeping the highway green for uninterrupted flow, while the farm way light remains red for 10 seconds. The system prioritizes safety by ensuring a clear path for vehicles entering the highway from the farm way, minimizing waiting times, and ensuring predictability and consistency in traffic flow. VHDL's ability to handle finite state machines makes it ideal for modeling the traffic light controller's behavior. The sensor input triggers a state transition in the VHDL code, initiating the yellow and red light sequence for the highway. Timers manage the duration of each light state, and output signals control the traffic lights connected to the FPGA hardware. The VHDL code can be customized to accommodate different timing requirements or sensor configurations, and integration with additional sensors or traffic management systems is possible for further functionality.