## EE 156: Advanced Topics in Architecture

Spring 2023 Tufts University

Instructor: Prof. Mark Hempstead

mark@ece.tufts.edu

Lecture 8
OOO and Tomusulo
[Chapter 3]

EE156/CS140 Mark Hempstead

### Limits of pipelining

- So far our simple 5-stage pipe has worked well.
  - No stalls after arithmetic operations (EXE→EXE bypass)
  - One-cycle after load→use stall
  - Stalls after a branch can be avoided with branch prediction.
  - But real life doesn't always have such a happy ending.

EE156/CS140 Mark Hempstead

2

### Forwarding, Bypassing

| Cycle          | 1  | 2  | 3  | 4    | 5   | 6   | 7   | 8  |
|----------------|----|----|----|------|-----|-----|-----|----|
| Add R3, R2, R1 | IF | ID | EX | MEM\ | WB  |     |     |    |
| Add R4, R3, R5 |    | IF | ID | EX   | MEM | WB  |     |    |
| Add R6, R3, R5 |    |    | IF | ID   | EX  | MEM | WB  |    |
| Ld R7, (30)R5  |    |    |    | IF   | ID  | EX  | MEM | WB |
| Add, R9,R7,R1  |    |    |    |      | IF  | ID  | ID  | EX |

### Long pipes = lots of stalls

- Our 5-stage pipe may be a 15-stage pipe. Why?
  - Smaller stages with less logic  $\rightarrow$  higher frequency
  - Dependencies now imply more stalls.
  - Loads & branches similarly get worse.

| Cycle             | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  |    |    |    |    |    |    |
|-------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Add R3,<br>R2, R1 | F1 | F2 | D1 | D2 | E1 | E2 | E3 | Ml | M2 | Wl | W2 |    |    |    |
| Add R4,<br>R3, R5 |    | F1 | F2 | D1 | D2 | D2 | D2 | H  | E2 | E3 | M1 | M2 | Wl | W2 |

EE156/CS140 Mark Hempstead

### Load misses = even worse

• Even with a 5-stage pipe, load misses can cause numerous stalls:

| Cycle             | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 |
|-------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Ld R3,<br>10(R1)  | IF | ID | EX | M  | M  | M  | M  | M  | M  | WB |    |    |    |
| Add R4,<br>R3, R5 |    | IF | ID | EX | М  | WB |    |
| Sub R7,<br>R8, R9 |    |    | IF | ID | EX | М  | WB |

- What's really dumb about this stall?
  - The final Sub is stalled, but it doesn't use R3 or R4, and the ALU is sitting idle.

EE156/CS140 Mark Hempstead

### Not so easy to fix this



- · Problems:
  - The ID and Mem pipe stages are full. The Sub cannot just hop over them (not without lots of new wires)
  - Remember when we talked about exceptions? What if the Sub finishes before the Ld and Add, but then the Ld or Add takes an exception?

EE156/CS140 Mark Hempstead

### Baby steps to fix it

- Let's take one step at a time, and ignore the other daunting problems ahead of us ©.
- So first let's try to get our independent instructions into the pipeline without bouncing. But how?

EE156/CS140 Mark Hempstead









### Unintended consequences

- We've had an unrelated instruction that would have been stuck behind a stalled load.
  - We let it advance past the load into its own mini-pipe
  - But it retired OOO. Won't that cause problems with exceptions? Yes!
  - And it still doesn't solve all of our problems  $\ensuremath{\ensuremath{\otimes}}$
  - Consider this sequence: Ld R3, 10(R1) Add R4, R3,R5 Sub R7, R8,R9

EE156/CS140 Mark Hempstead

Multiple small pipes

• Start with the Add and Ld in the pipe.

Add R4, Ld R3, R3,R5 10(R1)

EE156/CS140 Mark Hempstead 14

# Multiple small pipes • The load issues into the load pipe, the Add advances and the Sub is fetched. Sadd IRA, Ld R3, R8,R9 10(R1) EE156/CS140 Mark Hempstead 15

# Multiple small pipes • The load advances in the load pipe. • The Add is stalled in ID waiting for R3 • Sub is stalled behind it, with no dependencies! Sub R7, Add R4, R8,R9 R3,R5 Ld(S) pipe Ld R3, 10(R1) EE156CS140 Mark Hempstead 16



### We've fixed just one problem

- We fixed the problem of a load miss stalling all upstream arithmetic instructions (even unrelated ones).
- But a load miss still stalls an upstream arithmetic instruction that needs the load result.
- And that arithmetic instruction will, in turn, stall *all* upstream arithmetic instructions (whether or not they're really waiting for the load data).

## Pext idea Each inst. grabs whichever of its regs are available, then waits in a reservation station for the other regs needs to be available. When all of its operands are ready, it issues into its pipe. The pipe (almost) never stalls.





# • The load issues to the load pipe (since it has R1). • The Add advances to a reservation station – but without R3! • The Sub advances as usual. Sub R7, Add R4, R8,R9 R3,R5 Res.St Res

# Next idea • The load calculates its effective address and goes to M. • The Add sits still, waiting for R3 • The Sub grabs R8 & R9 and goes to a res. station | Mod R4, | Res.St | R



## • The load is still waiting in M for fill data. • The Add is still waiting for R3... again • The Sub retires to the register file and is done. • And here we wait... until the load returns data. Add R4. Res.St Res.St Res.St Res.St Res.St Res.St Res.St

# Now assume the load has finally gotten its data (e.g., from L2). The load advances to the RF and is done. The Add grabs the R3 bypass data & enters the pipe. The Add grabs the R3 bypass data & enters the pipe.



### That's (mostly) Tomusulo

- We've (more or less) built Tomusulo
  - It's a dataflow machine that can execute out of order.
  - Instructions mostly enter the appropriate pipe as soon as their operands are ready
  - "Bypassing" is officially called the Common Data Bus, and loads/store are a bit different than we drew.
- We've made precise exceptions even harder: why?
  - The SUB (in principle the 3<sup>rd</sup> instruction) finished before the ADD; but what if the ADD had an exception?
- · And we've added two new problems: WAW and WAR hazards.

EE156/CS140 Mark Hempstead

29

### What is data flow

LD F6, 34(R2)

LD F2, 45(R3)

MULT F0, F2, F4

SUBD F8, F6, F2

DIVD F10, F0,F6

ADDD F6, F8,F2

EE156/CS140 Mark Hempstead

• Here's a short program. • Here are the dependencies

### Data flow

LD F6, 34(R2)

DIVD F10, F0,F6

· Let's rearrange them a

MJ#2, F3,F4

ADDD F6, F8,F2

SUBD F8, F6,F2

ADDD F6, F8,F2

SUBD F8, F6,F2

MULT F0, F2,F4 DIVD F10, F0,F6

Our machine executes instructions in this order; i.e., as soon as the data is ready.

| _   | _ |
|-----|---|
| -1  | • |
| - 1 |   |

### WAW &WAR hazards

- We've built a machine where instructions execute when their operands are ready... pretty much regardless of program order.
- But that's not how our ISA worked. Instructions
  must always *appear* to execute one at a time, in
  order (even if they actually don't, as with
  pipelining).
- Tomusulo has thoroughly broken that agreement.

ECEC 621 Mark Hempstead 31

### WAW &WAR hazards

Consider the following code snippets, where the Sub finishes early as in our example.

Ld R3, 10(R1) Add R4, R3,R5 Sub R4, R8,R9 WAW Ld R3, 10(R1) Add R4, R3,R7 Sub R7, R8,R9 WAR

- WAW: R4 has the wrong final value. Why?
  - The Add writes it after the Sub does
- WAR: the Add gets the wrong R7. Why?
  - Again, the Sub writes R7 before the Sub issues.
  - Actually, our reservation station doesn't have this problem, since the Add grabbed R7 before the Sub even entered the pipe. But other implementations might.

ECEC 621 Mark Hempstead

32

### Register renaming

• We can fix the WAW problem by *register renaming*.

Ld R3, 10(R1) Add R4, R3,R5 Sub R4, R8,R9 Ld R3, 10(R1)
Add R400, R3,R5
Sub R4, R8,R9

- It seems dumb of the compiler to reuse R4 like that; wasn't it just asking for trouble?
  - Not all ISAs have a ton of registers; the compiler may have been forced to reuse R4.

EE156/CS140 Mark Hempstead

### Register renaming

• We can fix the WAR problem too:

Ld R3, 10(R1) Add R4, R3,R7 Sub R7, R8,R9 Ld R3, 10(R1)
Add R4, R3,R7
Sub R700, R8,R9

· Same compiler issues as for WAW.

EE156/CS140 Mark Hempstead

Register renaming

- Why is register renaming a big deal?
  - A smart compiler, with lots of registers available, shouldn't really need it much.
  - And Tomusulo fixes WAR hazards anyway.
- Again, x86 is pretty important; and the number of registers is always finite.
- But there's a more important issue: loops.

EE156/CS140 Mark Hempstead

35

### Renaming and loops

- · Consider this code:
  - for (i=100; i>=0; --i) ++mem[array\_base+i]
- Assembly:

Loop: Ld r2, 100(r1) Add r2, r2, #1 St r2, 100(r1)

Sub r1,r1,1 BNZ r1, loop

• Load-to-use hazard on R2 will cause substantial stalls on a highly-pipelined machine.

EE156/CS140 Mark Hempstead

### Unrolling

• What if we unroll the loop a bit?

EE156/CS140 Mark Hempstead

### Unrolling

- But now let's rename r2 on the second load/store.

  - If we unroll N iterations, we can do N loads before we use any of the load data; and avoid stalling as long as the load-to-use penalty is <N cycles.</li>

EE156/CS140 Mark Hempstead

### Renaming

- Problems with compiler-based unrolling:
  - Takes a lots of extra memory for the instructions.
  - The compiler does not know if an instruction will hit in the L1 or not
- Smart hardware can rename registers automatically
- Given this, Tomusulo will automatically and dynamically unroll the loop as much as needed...
  - Amazing but true.

EE156/CS140 Mark Hempstead

39

37

|  |  | _ |
|--|--|---|
|  |  |   |
|  |  |   |
|  |  | _ |
|  |  | _ |
|  |  |   |
|  |  |   |

### Hardware renaming and unrolling

- Consider our Tomusulo algorithm, and assume:
  - Renaming happens automatically via hardware.
  - We have plenty of reservation stations.
  - We can fetch a new instruction every cycle: i.e.,
     branches are predicted correctly, and our ICache always
     hits.

EE156/CS140 Mark Hempstead

40

### Renaming

- Renaming has done everything we want, with one exception: namely, precise exceptions.
- With enough effort, we can make renaming also deal with precise exceptions... but first, let's discuss a somewhat-easier way.

EE156/CS140 Mark Hempstead

41

### Summary of where we are

- We execute instructions without unneeded stalls.
- But we have problems, resulting from:
  - instructions writing the RF out of order,
  - or before an earlier instruction takes an exception.
- · How can we fix this?
- The key is to never update architectural state until: all earlier instructions are "really, truly finished"
  - We know that earlier branch directions are correct
  - All exceptions in earlier instructions are dealt with
  - All earlier instructions have updated their arch. state

EE156/CS140 Mark Hempstead

### Reorder buffer

- Definition: an instruction commits when we update architectural state with its results.
  - The key is to execute out of order, but commit in order.
- So we must somehow:
  - Even as we put instructions into multiple pipes in dataflow order, still remember which instruction came first in the program.
     After an instruction finishes, save its results until it commits & we
  - can thus write the RF.
- A reorder buffer (ROB) is the magic trick to do both of these
  - It's really not magic, or even very hard.

EE156/CS140 Mark Hempstead

43

### **ROB** details

- · The ROB is a FIFO.
- · An instruction will:

  - Enter the ROB when it gets fetched Store its result in its ROB entry when the result is calculated (i.e., when it exits the appropriate pipe)
  - Leave the ROB when it commits. Then move its results to the RF.
  - When can it commit?
  - Its results must be in the ROB with it
  - All earlier instructions must be committed (i.e., it must be at the head of the FIFO).
- The FIFO is usually a circular buffer with head/tail pointers.
- OK, let's do our simple example yet again!

EE156/CS140 Mark Hempstead

44

## Same example, with ROB · Load issues. It also enters the ROB. Ld R3, 10(R1) ROB FIFO Load R3,10(R1)







## Same example, with ROB • Sub grabs R8,R9 and moves to a reservation station • Add is stuck waiting for R3. • Load moves to Mem and has an L1 miss. • Madd R4,R3,R5 Res.St Res.St



EE156/CS140 Mark Hempstead

Sub R7,R8,R9



### Same example, with ROB

- Sub is out of the pipe, but still in the ROB (R7 is not updated)
- Load is still waiting for the L2; Add is waiting for the load.



### Same example, with ROB

- L2 returns data. Load finishes, forwards its data to the ADD, and updates the ROB.
- The Add enters the arithmetic pipe.



### Same example, with ROB

- The load is at the top of the ROB & has data. It commits.
- The Add exits the pipe and puts its result into the ROB.



## Same example, with ROB • The Add is at the top of the ROB & has data. It commits. Res.St ROB FIFO ROB FIFO Res.St Res.S

EE156/CS140 Mark Hempstead

# Same example, with ROB • Now (finally!) the Sub is at the top of the ROB, and so can commit. ROB FIFO ROB FIFO RES. St ROB FIFO RES. St RES.

### That's (mostly) Tomusulo+ROB

- When instructions are fetched, they enter the ROB (as well as entering the ID stage as usual), and then go to a reservation station to wait for operands.
  - If there were no dependencies, then they will have their operands at this point.
- Instructions enter their appropriate pipe (from a reservation station) as soon as their operands are available (but no sooner)
- They run through the pipe and (almost) never stall.
- When they exit the pipe, they forward results to any reservation stations that are waiting, and to the ROB.
- They commit from the ROB in strict program order.

### What's left in Tomusulo?

- We're almost there, except:
  - We haven't dealt with exceptions, or branch prediction.
  - There's one more hazard left: hazards through memory.
- But those are all easy, now that we've built the infrastructure.

EE156/CS140 Mark Hempstead

58

### **Exceptions**

- · Precise exceptions are easy.
  - We've already ensured that instruction #n does not change architectural state until instruction #n-1 is really truly done.
  - We've already talked about not letting an instruction signal an exception until the WB stage
  - Those two guarantee precise exceptions.
- All that's left: flush the ROB and all reservation stations after an exception, and then restart the PC afterwards.

EE156/CS140 Mark Hempstead

59

### Branch prediction

- Branch prediction is easy too.
- No instruction can commit until we know it should really execute.
  - all earlier branch predictions are guaranteed to be correct.
- The details:
  - Do branch prediction and branch-target buffer as usual.
  - After any mispredict, flush the ROB of all instructions after the mispredicted branch
  - Restart the PC with the correct branch target

EE156/CS140 Mark Hempstead

| $^{\mathbf{a}}$ | • | ٦ |
|-----------------|---|---|
|                 |   |   |
|                 |   |   |

### Loads and stores

• Consider the following code:

DIVD F3,F1,F2 ST F3, 0(R1) LD F10, 0(R1)

- Problem:
  - The divide is slow
  - The store depends on the divide (via R3), so it waits
  - The load happens right away before the store.
  - We load the wrong value!
- Is this a new kind of dependency that we've ignored?

EE156/CS140 Mark Hempstead

61

### Loads and stores

• Is R1 the dependency?

DIVD F3,F1,F2

ST F3, 0(R1)

LD F10, 0(R1)

• Well, perhaps, but that's not quite it. Consider DIVD F3,F1,F2

ST F3, 0(R1) LD F10, 10(R1) No problem, even though R1 looks the same

• And consider

DIVD F3,F1,F2 ST F3, 0(R1) LD F10, 0(R10)

A big problem if R1==R10

• Actually, the dependency is the address.

EE156/CS140 Mark Hempstead

62

### We need more rules

- · Memory is architectural state, just like the RF
  - I.e., once you write it, it's hard to undo.
  - And it's a way to pass values from one inst. to another.
  - So put in similar interlocks as for registers.
- The new rules:
  - Stores do not actually happen (i.e., do not go to any cache) until they commit. So they happen in order.
  - Loads cannot leave their reservation station if there is a store with the same address ahead of them.
  - In practice, after computing the effective address, stores are kept in the ROB and not in any reservation station or pipe.

EE156/CS140 Mark Hempstead

### Dynamic unrolling

- Observation #1:
  - With enough reservation stations, we will issue 1 new instruction from the ID stage into a reservation every single cycle. Why is this

  - We assumed that we can fetch a new instruction every cycle. With Tomusulo, new instructions do not stall at the ID stage waiting for operands; they just enter the reservations stations with as many operands are available.
- Conclusion: we will keep running around the loop at full speed, putting more instructions into reservation stations.

EE156/CS140 Mark Hempstead

### Dynamic unrolling

- Observation #2:
  - If instructions are stalled in a Reservation Station due to not having operands available, the number of RS in use will keep increasing.
  - And if >1 instruction in an RS unstalls at the same time, the number of RS in use will decrease. Why?
    - · Because we said that new instructions just keep coming into the Reservation stations..
    - · And if rain steadily fills a bucket, then how fast you bail the water out will determine if the bucket gets fuller, emptier or stays the same.

EE156/CS140 Mark Hempstead

65

### Dynamic unrolling

- Observation #3:
  - The more times you unroll, the less stalls you will have on average. Why?
  - More unrolling means you can put more loads in a row before the first use of them. We already showed this.
- So the system will at some point reach a steady state where you've unrolled enough times that the number of RS in use will be steady.
- At that point, the # of RS in use will correspond to just the right number of loop unrollings.

| $\sim$ |   |
|--------|---|
| ,      | 1 |



# How this looks physically From instruction unit From instruction u

### Four Steps of <u>Speculative</u> Tomasulo Algorithm

1. Issue—get instruction from FP Op Queue

If reservation station and reorder buffer slot free, issue instr & send operands & reorder buffer no. for destination (this stage sometimes called "dispatch")

2. Execution—operate on operands (EX)

When both operands ready then execute; if not ready, watch CDB for result; when both in reservation station, execute; checks RAW (sometimes called "issue")

3. Write result—finish execution (WB)

Write on Common Data Bus to all awaiting FUs & reorder buffer; mark reservation station available. (tags are now ROB #s not RS #s)

4. Commit—update register with reorder result

When instr. at head of reorder buffer & result present, update register with result (or store to memory) and remove instr from reorder buffer. Mispredicted branch flushes reorder buffer (sometimes called "graduation")

## Reservation Station Components

- Op: Operation to perform in the unit
- Qj, Qk: Reservation stations producing source registers (value to be written)
  - Note: No ready flags needed as in Scoreboard
  - Qj,Qk=0 => ready
  - Store buffers only have Qi for RS producing result
- Vj, Vk: Value of Source operands
  - Store buffers has V field, result to be stored
- Busy: Indicates reservation station or FU are occupied
- Register Result Status: Indicates which functional unit will
  write each register, if one exists. Blank when no pending
  instructions that will write that register.



































## Tomasulo With Reorder Buffer: Summary

| Issue |                       | Exec Comp             |                                               |                                   | Writeback             |                          |                                               | Commit                            |                                   |
|-------|-----------------------|-----------------------|-----------------------------------------------|-----------------------------------|-----------------------|--------------------------|-----------------------------------------------|-----------------------------------|-----------------------------------|
| 1     |                       |                       | 2                                             |                                   |                       | 3                        |                                               | Т                                 | 4                                 |
| 2     |                       |                       | 3                                             |                                   |                       | 4                        |                                               | Τ                                 | 5                                 |
| 3     |                       |                       | 12                                            |                                   |                       | 13                       |                                               | Т                                 | 14                                |
| 4     |                       |                       | 6                                             |                                   |                       | 7                        |                                               |                                   | 15                                |
| 5     |                       |                       | 52                                            |                                   |                       | 53                       |                                               | Τ                                 | 54                                |
| 6     |                       |                       | 8                                             |                                   |                       | 9                        |                                               |                                   | 55                                |
|       | 1<br>2<br>3<br>4<br>5 | 1<br>2<br>3<br>4<br>5 | 1 2 3 4 5 5 5 5 5 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | 1 2<br>2 3<br>3 12<br>4 6<br>5 52 | 1 2 3 3 3 12 4 6 5 52 | 1 2 3 3 3 12 4 6 5 52 52 | 1 2 3<br>2 3 4<br>3 12 13<br>4 6 7<br>5 52 53 | 1 2 3 4 3 4 3 12 13 4 6 7 5 52 53 | 1 2 3 4 3 4 3 12 13 4 6 7 5 52 53 |

In-order Issue/Commit, Out-of-Order Execution/Writeback

88

### Precise State with ROB

- ROB maintains precise state and allows speculation
  - Waits until precise condition reaches retire/commit stage
  - (Or until branch is noted mis-predicted)
  - Clear ROB, RS, and register status table (Flush)
  - Service exception/Restart from True Branch target
- Need to do similar things with memory ops
  - Called Memory Ordering Buffer (MOB)
    - Completed stores write to MOB then complete (write to memory) in-order (when they reach head of buffer)



