# **ECE 527 SoC Design Machine Problem 4**

Andrew Smith(atsmith3) and Thomas Furlong(tfurlon2)

#### 1. INTRODUCTION

In this MP we worked with HLS to accelerate the convolution neural net LeNet. LeNet is a six layer neural net that has two max pooling layers, three convolution layers, and one fully connected layer. In our implementation we will outline and analyze various hardware accelerated layers to achieve speed up over a bare metal implementation running on an embedded ARM core. In this MP, we had the opportunity to work on a larger scale project using HLS. This project also let us work with DRAM memory interfaces and hardware/software co-design principles. Our design was ran on the Xilinx Zedboard.

### 2. Assumptions

One assumption that we made was to start the AXI timers right before the first image begins to be processed. This was to get a more exact cycle count for each image reference as well as total image reference time

#### 3. Software Analysis

Table 1 is an analysis of the software implementation of LeNet running on the embedded ARM core. This was the baseline implementation the we will use to compare the hardware accelerated version. The code for this portion was provided by the course.

| Time Per Image      | DATA |
|---------------------|------|
| Time For All Images | DATA |

# 4. Hardware Accelerator Analysis

Table 2 is a performance analysis of the hardware accelerated implementation. In this part, components of LeNet were ported to the programmable logic to achieve speed up over the baseline software version. A detailed account of our design choices for the hardware accelerators are listed below in the Design section.

| Time Per Image      | DATA |
|---------------------|------|
| Time For All Images | DATA |

Furthermore, Table 3 outlines the resource utilization of the hardware accelerators. The addition of the accelerators did have a reasonable impact on the utilization on the FPGA which can be seen below. The addition of pipelines and loop unrolls significantly increased the LUT and Flip Flop count.

| Flip Flops    | 26170    |
|---------------|----------|
| LUT's         | 21325    |
| BRAM          | 4        |
| DSP           | 12       |
| I/O           | 130      |
| On Chip Power | 2.0009 W |

## 4.1. Speedup Over Software Version

Table 4 is an analysis of the speed up of the pure software implementation versus the hardware aided implementation. XXXGive reasons into results.

| Speed Up In Time Per Image      | DATA |
|---------------------------------|------|
| Speed Up In Time For All Images | DATA |

# 5. Accuracy of Hardware Acceleration

The hardware accelerated version had an accuracy of 98.39%. This was the accuracy of the software so precision is maintained.

#### 6. System Overview

The data flow of this MP has a few major parts. First, there is software application running on the embedded ARM core on the board. This is represented by the Zynq Processing System (PS) in Figure 1. This software application is responsible for loading the SD card

data into DRAM as well as maintaining data synchronization with the hardware accelerators. In addition to this the software application was also responsible for XXX in the LeNet algorithm. Not every layer of the neural net was implemented on the programmable logic (PL) side so some layers were implemented in software. The other major component of the system is the hardware accelerators generated by HLS. These accelerators were placed on the programmable logic and were given access to DRAM through the AXI HP ports. The Zynq system sends the accelerators weights, biases, and image data to be processed and then waits for handshake signals from the PL side before it continues with the inference. A description of the accelerators is provided below.

# 7. Hardware Accelerator Description

#### 7.1. Accelerated Lavers

In this MP, we accelerated the fully connected layer.

## 7.2. Fully Connected Layer

The fully connected layer has a few different ports to interface the hardware and software. This accelerated block has four AXI High Performace ports. The four ports have DRAM offsets provided by the PS to allow the hardware block to have faster access to DRAM. Our design philosophy was to capitalize on the data locality of the operations in this layer. From this, we made internal buffers that would allow the hardware block to quickly access data instead of waiting on DRAM. There was also opportunity for parallelization in some in the array operations. In our HLS implementation, we used m\_axi port declarations as well as pipeline and loop unrolls. Since we know the size of the loops we were able to get exact loop unroll factors that best fit the sizes of the arrays. We also used a s\_axilite port for control signal passing to the PS.

## 8. MP Feedback

Overall this MP was a great learning experience into how HLS can be used to accelerate more complex tasks. A better description into how to work with the SDK functions that interact with the IP's would be helpful for future students.

## 9. Changes to Version of Code

## 10. Difficulties and Bugs

## 11. What We Learned

In this MP we learned more about the development and control flow of HLS accelerated applications. Working closely with the AXI high performance and AXI lite ports also gave us a better understanding of fast memory interfaces. In addition to this, we also learned more about HLS pragmas and their impact on application performance.

#### 12. MP Platform