## DAC0 Continuous D/A Conversion

The DAC0 (DAC zero) module on the KL05 is a 12-bit digital-to-analog (D/A) converter. It converts an unsigned 12-bit value DAC0\_DAT to an analog voltage DAC0\_OUT ( $V_{out}$ ) proportional to  $V_{in}$  according to the following formula.

$$V_{out} = \frac{1 + \mathsf{DAC0\_DAT}}{4096} V_{in}$$

On the Freedom Board FRDM-KL05Z, DAC0\_OUT from can be connected through KL05 port B pin 1 to I/O header J8 pin 2 (D1). (Note this pin is also used for the UART0\_TX connection to the KL05Z virtual serial port through the OpenSDA USB connector, so the virtual serial port cannot be used if DAC0\_OUT is connected to this pin.)

Using the DAC in a program for continuous D/A conversion relative to VDDA, (3.3 V), requires first configuring the DAC for non-buffered operation with VDDA as the reference voltage. Afterward, the 12-bit value DAC0\_DAT written to the DAC data register is converted to an analog voltage DAC0\_OUT in the range (0, 3.3] V, as indicated by the formula above. Whenever DAC0\_DAT is changed, DAC0\_OUT will change.

## **Program initialization**

The following initializations are required for continuous D/A conversion with DAC0 (without output to KL05Z I/O header J8 pin 2).

- DAC0 module clock enabled in SIM\_SCGC6: DAC0 = 1
- DAC0 DMA disabled and buffer disabled in DAC0\_C1:

$$DMAEN = 0$$
;  $DACBFEN = 0$ 

 DAC0 enabled with VDDA as reference voltage and read pointer interrupts disabled in DAC0\_C0:

$$DACEN = 1$$
;  $DACRFS = 1$ ;  $DACBTIEN = 0$ ;  $DACBBIEN = 0$ 

**Assembly language code.** The following assembly language code generates an analog output of 0.81 mV from DAC0. All symbols not defined in this code are from the RIT CMPE 250 include file MKL05Z4.s.

```
;DAC0_C0 symbol
DAC_CO_ENABLE
                             EQU
                                   (DAC_CO_DACEN_MASK :OR: \
                                    DAC_CO_DACRFS_MASK)
;DAC0 C1 symbol
DAC_C1_BUFFER_DISABLED
                                   0x00
                             EQU
;DAC0_DAT symbols
DAC_DATH_MIN
                                   0x00
                             EQU
DAC_DATL_MIN
                             EQU
                                   0x00
; Enable DAC0 module clock
                   Ri,=SIM_SCGC6
            LDR
                   Rj,=SIM_SCGC6_DAC0_MASK
            LDR
                   Rk,[Ri,#0]
                                       ; current SIM_SCGC6 value
           LDR
                   Rk, Rk, Rj
                                       ; only DAC0 bit changed (set)
           ORRS
                   Rk, [Ri, #0]
                                       ; update SIM SCGC6
            STR
;Load base address for DAC0
                   Ri,=DACO_BASE
            LDR
; Set DAC0 DMA disabled and buffer disabled
                   Rj,=DAC_C1_OFFSET
           LDR
           MOVS
                   Rk, #DAC_C1_BUFFER_DISABLED
           STR
                   Rk,[Ri,Rj]
; Set DAC0 enabled with VDDA as reference voltage and read pointer interrupts disabled
                  Rj,=DAC_CO_OFFSET
Rk,#DAC_CO_ENABLE
            LDR
           MOVS
           STRB
                   Rk, [Ri, Rj]
; Set DAC0 output voltage at minimum value
                   Rj,#DAC_DATL_MIN
Rj,[Ri,#DACO_DATOL_OFFSET]
           MOVS
            STRB
                   Rj,#DAC_DATH_MIN
           MOVS
                   Rj,[Ri,#DACO_DATOH_OFFSET]
            STRB
```

**C code.** The following C code generates an analog output of 0.81 mV from DAC0 that can be accessed through port E pin 30 connected to KL05Z I/O header J4 pin 11. All symbols not defined in this code are from the Keil Freescale include file MKL05Z4.h.

```
/* DAC0 C0 symbol */
#define DAC_CO_ENABLE (DAC_CO_DACEN_MASK |
                             DAC_CO_DACRFS_MASK)
/* DAC0_C1 symbol */
#define DAC_C1_BUFFER_DISABLED (0x00u)
/* DAC0_DAT symbols */
#define DAC_DATL_MIN (0x00u)
#define DAC_DATH_MIN (0x00u)
/* Enable DAC0 module clock */
SIM->SCGC6 |= SIM_SCGC6_DAC0_MASK;
/* Set DAC0 DMA disabled and buffer disabled */
DACO->C1 = DAC_C1_BUFFER_DISABLED;
/* Set DAC0 enabled with VDDA as reference voltage */
/* and read pointer interrupts disabled
                                                     */
DACO->CO = DAC_CO_ENABLE;
/* Set DAC0 output voltage at minimum value */
DACO->DAT[0].DATL = DAC_DATL_MIN;
DACO->DAT[0].DATH = DAC_DATH_MIN;
```

## Program change of DAC0 output voltage

To change the value output by DAC0, the program should change the 12-bit value in in the DAC0 data register, (bits 11–8 in DAC0\_DATH bits 3–0, and bits 7–0 in DAC0\_DATL bits 7–0). If *n* distinct analog values are required for an application, an approach that results in maximum separation of the analog values is to divide the range into *n* segments. In lab, five analog values are needed, and the figure below shows the analog range divided into five equal segments with endpoints and midpoints values indicated.



Division of digital input domain and analog output range into five equal segments

Since the analog value output by DAC0 over the possible analog range of (0.0, 3.3] V is proportional to the digital value input over its corresponding domain of [0, 4095], maximum separation of analog values will occur if the digital values input are also as far apart as possible over the domain. The following constants create a lookup table in ROM that consists of the digital value at the midpoint of the each segment in the figure above.

```
:DAC0
DACO_BITS
             EQU
                  12
DACO_STEPS
                  4096
             EQU
;LED
                  5
LED_LEVELS
             EQU
ROM lookup table of digital values for conversion to analog
             EXPORT
                     DACO_table_0 ; make available to C program
DACO_table_0
DACO_table
                      (DACO_STEPS / (LED_LEVELS * 2))
             DCW
                      ((DACO_STEPS *
                                      3) / (LED_LEVELS
             DCW
                      ((DACO_STEPS *
                                      5) /
             DCW
                      ((DACO_STEPS * 7) / (LED_LEVELS
             DCW
                      ((DACO_STEPS * 9) / (LED_LEVELS
             DCW
```

**Assembly language code.** The following assembly language code could be used to set DAC0\_OUT to the voltage at the midpoint of segment two in the preceding figure.

```
:Desired segment
MOVS
      Ri,#5
SUBS
       Ri,Ri,#1
                      ; Corresponding look-up table entry index
       Ri.Ri,#1
                      :Convert to byte index
LSLS
LDR
       Rj,=DACO_table
      Rj,[Rj,Ri]
                      ; Corresponding look-up table entry for digital value out
LDRH
       Rk,=DACO_BASE
LDR
       Rj,[Rk,#DACO_DATL_OFFSET]
                                          Output low byte to DAC0
STRB
                                          ; High byte of digital value out
       Rj,Rj,#8
LSRS
       Rj,[Rk,#DAC0_DATJ_OFFSET]
                                          Output low byte to DAC0
STRB
```

**C code.** The following code accesses the assembly language ROM lookup table to set DAC0\_OUT to the voltage at the midpoint of segment two in the preceding figure.

```
/* Prototype to enable access to ROM table from assembly language object */
extern const UInt16 DACO_table_0; /* Provided in header file */
/* Initialization for C assess to assembly language ROM table */
const UInt16 *DACO_table = &DACO_table_0;

int Segment;

Segment = 2; /* Desired segement of voltage range */
/* Set DACO output voltage to midpoint of desired segment of voltage range */
DACO->DAT[0].DATL = (UInt8) (DACO_table [Segment - 1] & 0xFF);
DACO->DAT[0].DATH = (UInt8) (DACO_table [Segment - 1] >> 8);
```