

## Time delay

By: Hemant Singh Pokhariya A.P. CSE dept.

## **Delay**

2)

MVI C, FFH 7T

Tdelay = TO + TL

LOOP DCR C

4T

TO = delay outside the loop

JNZ LOOP

10/7T

TL = delay of the loop

TL = ((TIL X N) - 3)T

TO = 7 T-States

TL = (14 X 255) - 3 = 3567 T

Tdelay=3574T=3574\*0.5μs=1787 μs

Suppose F=2MHz so T=0.5µs

## Delay Using a Register Pair

3

Note DCX instruction does

not affect ZF.

$$TO = 10 T$$

 $TL = ((24 \times 4096) - 3)T = 98301T$ 

Tdelay=98311T

LXI B, 1000H 10T

LOOP DCX B

6T

MOV A,C

4T

ORA B

4T

JNZ LOOP

10T

## Delay by using nested loop structure

MVI B 10
LOOP2 MVI C FF
LOOP1 DCR C
JNZ LOOP1
DCR B
JNZ LOOP2