## The University of Alabama in Huntsville Electrical and Computer Engineering Department CPE 221 01 Fall 2012 Test 2 Solution

- 1. (1 point). Pipelining is a technique for improving the <u>throughput</u> of instruction execution.
- 2. (1 point) In <u>horizontal</u> microcode, each control signal is represented by a bit in the microinstruction.
- 3. (1 point) In <u>vertical</u> microcode, each distinct microinstruction is encoded as a single signal that is fanned out to the control signals that are to be asserted.
- 4. (1 point) **Dynamic** RAM requires refreshing.
- 5. (1 point) The bit line \_precharge\_ operation that causes the difference between access time and cycle time
- 6. (4 points) r2 contains a value of 235 in decimal. What is the decimal value of r1 after this instruction is executed?

shc r1, r2, 27

$$235 = 128 + 64 + 32 + 8 + 2 + 1 = 1110_1011$$

$$r2 = 0000\_0000\_0000\_0000\_0000\_1110\_1011$$

$$r1 = 0101 \underline{1000} \underline{0000} \underline{0000} \underline{0000} \underline{0000} \underline{0000} \underline{0000} \underline{0111}$$
  
 $r1 = 2^{30} + 2^{28} + 2^{\overline{27}} + 2^{2} + 2^{1} + 2^{0} = 1476395015$ 

7. (3 points) r2 contains a value of -5179 in decimal. What is the decimal value of r1 after this instruction is executed?

shra r1, r2, 4

- 8. \_d\_ (2 points) Which memory is the largest? Select one.
  - (a) register
- (b) cache memory
- (c) main memory
- (d) disk memory

9-13. (20 points) What are the values of the following registers and memory address when the program executes "brzr r29, r4" for the fourth time? Answer in decimal.

```
9. r30: _1032_
                  10. r1:_8_11.
                                    r2:
                                          _9_
                                                 12. r3: _32_ 13.
                                                                         _5_
                                                                   r4:
data:
                  200
            .org
num1:
            .dc
                  8
                  9
            .dc
num2:
                  1
result:
            .dw
            .org 1000
code:
                  r30, again
1000
            lar
1004
                  r29, done
            lar
                  r1, num1
1008
            ld
            ld
                  r2, num2
1012
1016
            sub
                  r3, r3, r3
            brzr r29, r1
1020
1024
            brzr
                  r29, r2
1028
            addi
                 r4, r2, 0
            add
                  r3, r3, r1
1032again:
            addi
                 r4, r4, -1
                  r29, r4
            brzr
            br
                  r30
                  r3, result
done:
            st
            stop
```

14. (10 points) Identify all of the data dependencies in the following code.

```
a
      add
             r3, r5, r4
             r4, 28(r1)
b
      ld
c
      add
             r5, r4, r2
d
      st
             r5, 100(r3)
e
             r6, r5, r8
      add
f
      brpl
            r29, r5
```

Instruction a produces a value of r3 that is needed by instruction d Instruction b produces a value of r4 that is needed by instruction c Instruction c produces a value of r5 that is needed by instructions d, e, and f

| 17. | <ul> <li>_a or e_ (2 points)This is 1-bus microarchitecture. We add new registers not found in the abstract RTN. Which is incorrect?</li> <li>a. A and C registers are needed to temporarily store two operands and the result when doing ALU operations. Correct would be one operand</li> <li>b. MA and MD registers are used as interface registers to the memory system.</li> <li>c. MA contains the address of the memory operand.</li> <li>d. MD is used as a buffer for outgoing and incoming values.</li> <li>e. None of the above</li> </ul>                                                                                                                                                           |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18. | <ul> <li>_c_ (2 points) Which is incorrect in 1-bus SRC?</li> <li>a. MA only receives data from the bus and passes it on to the memory subsystem.</li> <li>b. MD is bidirectional: it sends data to the memory subsystem upon a "write" and receives data from the memory system upon a "read."</li> <li>c. The 4-bit register, n, stores the shift count, and in this design n is a counter that can be decremented.</li> <li>d. The Cond logic employs the least significant 3 bits of the c3 field in the IR, which specify the condition to be tested in conditional branch instruction, as well as the bus contents to compute whether a given condition is true.</li> <li>e. None of the above</li> </ul> |
| 19. | _a_ (2 points) If the maximum clock frequency is 625 MHz and we assume no safety margin, what is the minimum clock period?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     | a. 1.6 ns b. 800 ps c. 1.6 ps d. 800 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 20. | <ul> <li>_c or e (2 points)Which is the incorrect assumption in pipeline design?</li> <li>a. The instruction set is unchanged.</li> <li>b. Two separate memories are needed, one for program and the other for data.</li> <li>c. Virtually all pipelined designs require a 3-port register file to allow the reading of one operand and the writing of the other in a single clock cycle. Correct would be two operands</li> <li>d. Pipelined designs replace the buses with direct connections between registers.</li> <li>e. None of the above.</li> </ul>                                                                                                                                                    |
| 21. | <ul> <li>_b_ (2 points) Which is incorrect explaining the global state of the pipelined SRC?</li> <li>a. Instruction memory is only accessed in Stage 1.</li> <li>b. PC is only accessed in Stage 1.</li> <li>c. General registers are read in Stage 2 and written in Stage 5.</li> <li>d. Data memory is only accessed in Stage 4.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                  |
| 22. | _a_ (2 points) There are 9 ALU and 3 branch control signals. If we use a 4:16 decoder and a 2:4 decoder in vertical microcode, how many bits are saved compared to horizontal microcode?  a. 6 b. 8 c. 7 d. 14  Savings = (9-4) + (3 - 2) = 5 + 1 = 6                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

b. a program counter

\_d\_ (2 points) Suppose that R[rc] contains 0x004B 0000. When does a branch not occur?

d. an instruction register

the

\_c\_ (2 points) Which is **not** a register in SRC? a. 32 general purpose registers b. a

d. c3<2..0> = 5 branch on minus, sign bit = 0

c. a cause register

a. c3 < 2..0 > = 1b. c3 < 2...0 > = 3c. c3 < 2..0 > = 4

15.

16.

23. (10 points) Design a microcode sequence to implement the 1-bus SRC *XOR* instruction using the concrete RTN shown below.

| address                      | 100 | 101 | 102 | 700 | 701 | 702 | 703 | 704 | 705 | 706 | 707 | 708 | 709 |
|------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Mux control                  | 00  | 00  | 01  | 00  | 00  | 00  | 00  | 00  | 00  | 00  | 00  | 00  | 11  |
| $PC_{out}$                   | 1   |     |     |     |     |     |     |     |     |     |     |     |     |
| $C_{out}$                    |     | 1   |     |     | 1   |     | 1   |     | 1   |     | 1   |     | 1   |
| $\mathrm{MD}_{\mathrm{out}}$ |     |     | 1   |     |     |     |     |     |     |     |     | 1   |     |
| $\mathrm{MD}_{\mathrm{in}}$  |     |     |     |     |     |     | 1   |     |     |     |     |     |     |
| $R_{out}$                    |     |     |     | 1   |     | 1   |     | 1   |     | 1   |     |     |     |
| $c2_{out}$                   |     |     |     |     |     |     |     |     |     |     |     |     |     |
| BA <sub>out</sub>            |     |     |     |     |     |     |     |     |     |     |     |     |     |
| $MA_{in}$                    | 1   |     |     |     |     |     |     |     |     |     |     |     |     |
| $C_{in}$                     | 1   |     |     |     |     | 1   |     | 1   |     | 1   |     | 1   |     |
| $A_{in}$                     |     |     |     |     | 1   |     |     |     | 1   |     | 1   |     |     |
| $R_{in}$                     |     |     |     |     |     |     |     |     |     |     |     |     | 1   |
| $PC_{in}$                    |     | 1   |     |     |     |     |     |     |     |     |     |     |     |
| $IR_{in}$                    |     |     | 1   |     |     |     |     |     |     |     |     |     |     |
| NOT                          |     |     |     | 1   |     |     |     | 1   |     |     |     |     |     |
| OR                           |     |     |     |     |     |     |     |     |     |     |     | 1   |     |
| Wait                         |     | 1   |     |     |     |     |     |     |     |     |     |     |     |
| Read                         |     | 1   |     |     |     |     |     |     |     |     |     |     |     |
| AND                          |     |     |     |     |     | 1   |     |     |     | 1   |     |     |     |
| INC4                         | 1   |     |     |     |     |     |     |     |     |     |     |     |     |
| Gra                          |     |     |     |     |     |     |     |     |     |     |     |     | 1   |
| Grb                          |     |     |     | 1   |     |     |     |     |     | 1   |     |     |     |
| Grc                          |     |     |     |     |     | 1   |     | 1   |     |     |     |     |     |
| End                          |     |     |     |     |     |     |     |     |     |     |     |     | 1   |
| Address                      |     |     |     |     |     |     |     |     |     |     |     |     | 100 |

| Step | RTN for the XOR                  | <b>Control Sequence</b>                       |
|------|----------------------------------|-----------------------------------------------|
|      | Instruction                      |                                               |
| T0   | $MA \leftarrow PC: C \leftarrow$ | PC <sub>out</sub> , MA <sub>in</sub> , INC4,  |
|      | PC + 4;                          | $C_{in}$                                      |
| T1   | $MD \leftarrow M[MA]: PC$        | C <sub>out</sub> , PC <sub>in</sub> , Read,   |
|      | ← C;                             | Wait                                          |
| T2   | $IR \leftarrow MD;$              | MD <sub>out</sub> , IR <sub>in</sub>          |
| Т3   | $C \leftarrow \neg R[rb];$       | Grb, R <sub>out</sub> , NOT C <sub>in</sub>   |
| T4   | $A \leftarrow C;$                | Cout, Ain                                     |
| T5   | $C \leftarrow A \wedge R[rc];$   | Grc, R <sub>out</sub> , AND, C <sub>in</sub>  |
| T6   | $MD \leftarrow C;$               | Cout, MD <sub>in</sub>                        |
| T7   | $C \leftarrow \neg R[rc]$        | Grc, R <sub>out</sub> , NOT, C <sub>in</sub>  |
| T8   | A ← C;                           | Cout, Ain                                     |
| T9   | $C \leftarrow A \wedge R[rb];$   | Grb, R <sub>out</sub> , AND, C <sub>in</sub>  |
| T10  | $A \leftarrow C;$                | Cout, Ain                                     |
| T11  | $C \leftarrow A \lor MD;$        | MD <sub>out</sub> ,OR, Cin                    |
| T12  | $R[ra] \leftarrow C;$            | C <sub>out</sub> , Gra, R <sub>in</sub> , End |

Microcode Branching Examples

| Address | Mux Ctl | BrUn | BrNotZ | BrZ | BrNotN | BrN | Branch<br>Address | Branching<br>Action       |
|---------|---------|------|--------|-----|--------|-----|-------------------|---------------------------|
| 200     | 00      | 0    | 0      | 0   | 0      | 0   | ddd               | None -201<br>next         |
| 201     | 01      | 1    | 0      | 0   | 0      | 0   | ddd               | To output of PLA          |
| 202     | 10      | 0    | 0      | 1   | 0      | 0   | ddd               | To external address if Z  |
| 203     | 11      | 0    | 0      | 0   | 0      | 1   | 300               | To 300 if N<br>(else 204) |

24. (30 points) Complete the SRC assembly language program below so that it implements the following C++ statements.

```
int max;
   int size = 10;
   int nums[10] = \{5, 3, -1, 2, 4, 37, -100, 13, -5, 0\};
   max = nums[0];
   for (i = 1; i < size; i++)
      if (nums[i] > max)
        max = nums[i];
;
     This program finds the maximum value in an array
            .org 200
            .equ 10
size:
max:
            .dw
array:
            .dc
                  5, 3, -1, 2, 4, 37, -100, 13, -5, 0
            .org 1000
orig:
            lar
                  r30, done
            lar
                  r29, loop
            lar
                  r28, inc
            lar
                  r10, array
                                   ; pointer to first element of array
            la
                  rl, size
                                    ; holds size of array
            ld
                  r2, 0(r10)
                                   ; max = num[0]
            la
                  r4, 1
                                    ; r4 = 1, index1 into array
loop:
            sub
                  r5, r4, r1
                                    ; Check to see whether index < size.
            brpl
                 r30, r5
                                    ; If not, done.
            shl
                  r6, r4, 2
                                    ; Multiply index by 4 to access entry
                                    ; in array by byte address.
            add
                  r6, r6, r10
                                    ; Add index to base array pointer.
            ld
                  r7, 0(r6)
                                    ; Load array[index] into r7.
                  r8, r7, r2
            sub
                 r28, r8
            brmi
            addi r2, r7, 0
            addi r4, r4, 1
inc:
                  r29
            br
            st
                  r2, max
done:
            stop
```