# CPE 325: Embedded Systems Laboratory Laboratory Tutorial #6: MSP430 Interrupt ad Clock Subsystem

## Aleksandar Milenković

Email: milenka@uah.edu

Web: http://www.ece.uah.edu/~milenka

## **Objective:**

This tutorial will introduce the clock module of the MSP430FG4618 device (FLL+), the oscillator sources, and interrupts in C and assembly language. You will learn the following topics:

Using interrupts in C/assembly
The clock subsystem and clock configuration
Working with the TI experimenter's board

#### **Notes:**

All previous tutorials are required for successful completion of this lab, especially, the tutorials introducing the TI experimenter's board and the Code Composer Studio software development environment.

#### Contents

| 1              | Inte | Interfacing Switches and LEDs in Assembly (Polling and Interrupts)    |    |  |  |
|----------------|------|-----------------------------------------------------------------------|----|--|--|
|                | 1.1  | Toggling LEDs in Assembly Language                                    | 2  |  |  |
|                | 1.2  | Interfacing Switches in Assembly Language (Polling)                   | 4  |  |  |
|                | 1.3  | Interfacing Switches in Assembly Language (Interrupt Service Routine) | 5  |  |  |
| 2              | Inte | Interfacing Switches and LEDs Using Interrupts in C                   |    |  |  |
| 3 Clock Module |      |                                                                       |    |  |  |
|                | 3.1  | FLL+                                                                  | 10 |  |  |
|                | 3.2  | Programming FLL+ Clocks: Examples                                     | 16 |  |  |
| 4              | Ref  | rerences                                                              | 18 |  |  |

# 1 Interfacing Switches and LEDs in Assembly (Polling and Interrupts)

In the handout for Laboratory #3 we learned how to interface with the MSP430 Experimenter Board hardware, specifically LEDs and switches, using C language. We will redo the same examples using assembly language.

## 1.1 Toggling LEDs in Assembly Language

Figure 1 shows the assembly code of the blink application (Lab6 D1.asm). Here is a brief description of the assembly code for this application. In addition to the portions of the code that were discussed in the previous labs we can discuss some new additions. The .text is a segment control assembler directive that controls how code and data are located in memory. .text is used to mark the beginning of a relocatable code. The linker can recognize any other type of segment (e.g., STACK END for code stack). Our main loop that flashes the LEDs starts at the InfLoop label. The code starting at the label SWDelay1 implements the software delay to make sure the LEDs blink at the appropriate interval. To exactly calculate the software delay we need to know the instruction execution time and the clock cycle time. The register R15 is loaded with 65,535 (the maximum unsigned integer that can fit in a 16-bit register). The dec.w instruction takes 1 clock cycle to execute, and jnz L1 takes 2 clock cycles to execute (note: this can be determined by enabling and reading the value of the clock in CCS). The nop instruction takes 1 clock cycle. The number of nop instructions in the loop is determined so that the total number of clocks in the SWDelay1 loop is 16. Determining clock cycle time requires in-depth understanding of the FLL-Clock module of the MSP430 which is discussed later in this tutorial. We note that the processor clock frequency is 1,048,576 Hz (2<sup>20</sup> Hz) for the default configuration. The total delay is thus  $65,535*16/2^{20} \sim 1s$ . Note: nop instructions are often used in creating software delays because they do not affect the state of the registers and take exactly one clock cycle to execute.

```
1
 2
                       Lab6 D1.asm
 3
         Description: The program toggles LEDs periodically.
 4
                       The LEDs are initialized off. An endless loop is entered.
 5
                       A SWDelay1 loop creates 1s delay before toggling the LEDs.
 6
                       LEDs will toggle: off for 1s and on for 1s.
 7
8
         Clocks:
                       ACLK = 32.768kHz, MCLK = SMCLK = default DCO = 2^20=1,048,576 Hz
9
         Platform:
                       TI Experimenter's Board
10
11
                        MSP430xG461x
12
13
               /|\|
14
15
                 -- RST
16
                                 P2.2 --> LED1 (GREEN)
17
                                 P2.1 -->LED2(YELLOW)
18
19
                  Aleksandar Milenkovic, milenkovic@computer.org
         Author:
20
                   September 14, 2018
         Date:
```

```
21
                 .cdecls C,LIST,"msp430.h" ; Include device header file
22
23
24
25
                 .def RESET
                                                ; Export program entry-point to
26
                                                ; make it known to linker.
27
28
                                                ; Assemble into program memory.
29
                                                ; Override ELF conditional linking
                 .retain
30
                                                ; and retain current section.
31
                                                ; And retain any sections that have
                 .retainrefs
32
                                                ; references to current section.
33
34
35
                 mov.w #__STACK_END,SP
                                               ; Initialize stack pointer
     RESET:
36
                         #WDTPW|WDTHOLD,&WDTCTL ; Stop watchdog timer
     StopWDT:
                 mov.w
                                                ; Set P2.2 and P2.1 to output
37
                         #0x06,&P2DIR
     Setup:
                 bis.b
38
                                                ; direction (0000 0110)
39
                 bic.b
                         #0x04,&P20UT
                                                ; Set P20UT to 0x0000_0100 (LEDS off)
                                                ; Software delay (65,535*16cc/2^20 ~ 1s)
40
                         #0xFFFF, R5
     InfLoop:
                 mov.w
41
     SWDelay1:
                                                 ; 1cc (total delay is 16 cc)
                 nop
42
                 nop
43
                 nop
44
                 nop
45
46
47
48
                 nop
49
50
                 nop
51
                 nop
52
                 nop
53
                 nop
54
                 dec.w
                                                  1cc
55
                        SWDelay1
                                                  2cc
                 jnz
56
                 xor.b #0x06, P20UT
                                                 ; toggle LEDs
57
                        InfLoop
                                                 ; goto InfLoop
58
59
60
     ; Stack Pointer definition
61
62
                 .global __STACK_END
63
                 .sect .stack
64
65
     ; Interrupt Vectors
66
67
68
                 .sect ".reset"
                                       ; MSP430 RESET Vector
69
                 .short RESET
70
                 .end
```

Figure 1. Toggling the LEDs in Assembly Language

## 1.2 Interfacing Switches in Assembly Language (Polling)

Figure 2 shows assembly program that interfaces SW1 and LED1. SW1 is connected to P1.BIT0 (ports are configured by default as input) and LED1 is connected to P2.BIT2 (should be configured as a digital output). BIT0 of P1 is checked. If pressed a logic 0 should be detected in P1IN.BIT0; otherwise it should read as a logic 1. When a press is detected, a software delay of 20 ms is implemented to support de-bouncing of the switch. If the switch is still pressed, the program turns on LED1. The program continually checks whether the switch is still pressed. If a release (depress) is detected, LED1 is turned off.

```
1
 2
                     Lab6 D2.asm
 3
         Description: The program demonstrates Press/Release using SW1 and LED1.
 4
                      LED1 is initialized off.
 5
                      When SW1 press is detected, a software delay of 20 ms
 6
                      is used to implement debouncing. The switch is checked
 7
                      again, and if on, LED1 is turned on until SW1 is released.
 8
 9
         Clocks:
                      ACLK = 32.768kHz, MCLK = SMCLK = default DCO = 2^20=1,048,576 Hz
10
         Platform:
                      TI Experimenter's Board
11
12
                       MSP430xG461x
13
14
15
16
                  IRST
17
                                P2.2 -->LED1(GREEN)
18
                                P1.0 <--SW1
19
20
         Author: Aleksandar Milenkovic, milenkovic@computer.org
21
                  September 14, 2018
22
23
24
                 .cdecls C,LIST,"msp430.h"
                                               ; Include device header file
25
26
27
                 .def
                                                ; Export program entry-point to
28
                                                ; make it known to linker.
29
30
                 .text
                                                ; Assemble into program memory.
31
                                                ; Override ELF conditional linking
                 .retain
32
                                                ; and retain current section.
33
                 .retainrefs
                                                ; And retain any sections that have
34
                                                ; references to current section.
35
36
                 mov.w #__STACK_END,SP
37
                                               ; Initialize stack pointer
     RESET:
                 mov.w #WDTPW|WDTHOLD,&WDTCTL ; Stop watchdog timer
38
39
40
     SetupP2:
41
                 bis.b #004h, &P2DIR
                                                ; Set P2.2 to output
42
                                                ; direction (0000_0100)
43
                                                ; Set P20UT to 0x0000_0100 (ensure
                 bic.b #004h, &P20UT
```

```
44
                                                    ; LED1 is off)
45
     ChkSW1:
                  bit.b
                          #01h, &P1IN
                                                    ; Check if SW1 is pressed
46
                                                    ; (0000 0001 on P1IN)
47
                                                    ; If not zero, SW is not pressed
                  jnz
                          ChkSW1
48
                                                    ; loop and check again
49
     Debounce:
50
                          #2000, R15
                                                    ; Set to (2000 * 10 cc = 20,000 cc)
                  mov.w
51
     SWD20ms:
                  dec.w
                          R15
                                                    ; Decrement R15
52
                  nop
53
                  nop
54
                  nop
55
                  nop
56
                  nop
57
                  nop
58
                  nop
59
                                                    ; Delay over?
                  jnz
                          SWD20ms
60
                  bit.b
                          #0000001b, &P1IN
                                                    ; Verify SW1 is still pressed
61
                          ChkSW1
                                                    ; If not, wait for SW1 press
                  jnz
62
63
                          #004h, &P20UT
     LEDon:
                  bis.b
                                                     Turn on LED1
64
     SW1wait:
                  bit.b
                          #001h, &P1IN
                                                    ; Test SW1
65
                          SW1wait
                  jΖ
                                                     Wait until SW1 is released
66
                  bic.b
                          #004, &P20UT
                                                    ; Turn off LED1
67
                          ChkSW1
                                                      Loop to beginning
68
69
70
71
72
                            STACK END
                  .global
73
                           .stack
74
75
76
       Interrupt Vectors
77
                          ".reset"
78
                                                     MSP430 RESET Vector
                   sect
79
                  .short RESET
80
                  .end
```

Figure 2. Turn on LED1 when SW1 is Pressed (Lab6 D2.asm)

# 1.3 Interfacing Switches in Assembly Language (Interrupt Service Routine)

With microcontrollers, it is often useful to be able to use interrupts in our programs. An interrupt allows an automatic break from the current instruction based on a set of conditions. Some of the I/O ports on the MSP430 have an interrupt capability that you can configure. When the interrupt conditions are met, the program execution departs into a service routine that handles the interrupt event. Once service routine is completed the control transfer back to the main program where it left off using a RETI (return from interrupt) instruction. We will learn more about interrupts in a subsequent lab, but you should understand how interrupt vectors are used and what interrupts do. To set up an interrupt for an I/O port, we have to perform a few tasks:

Enable global interrupts in the status register

- Enable interrupts to occur for the particular bits on the desired port
- Specify whether the interrupt is called on a falling edge or rising edge
- Initialize the interrupt flag by clearing it

An example of using interrupts to interface the switches of the MSP430 experimenter board is shown in Figure 3. The main program configures ports, enables the global interrupts (GIE bit is SR is set), enables interrupt from BITO of Port1 (P1IE=0x0000\_0001b). As pressing a switch corresponds to having input signal from a logic '1' to a logic '0', the interrupt arises when a falling edge is detected at P1IN.BITO. The interrupt service routine starts at label SW1\_ISR. The state of the input is checked; if P1IN.BITO is not a logic 0 we exit the ISR; otherwise, debouncing is performed. If SW1 is still pressed after 20 ms, LED1 is turned on. The program then waits for SW1 to be released. Note lines 88 and 89 that initialize the IVT entry 20 reserved for Port 1.

```
2
                      Lab6 D3.asm
         File:
 3
         Description: The program demonstrates Press/Release using SW1 and LED1.
 4
                      LED1 is initialized off. The main program enables interrupts
 5
                      from P1.BIT0 (SW1) and remains in an infinite loop doing nothing.
 6
                      P1 ISR implements debouncing and waits for a SW1 to be released.
 7
                      ACLK = 32.768kHz, MCLK = SMCLK = default DCO = 2^20=1,048,576 Hz
 8
         Clocks:
 9
         Platform:
                      TI Experimenter's Board
10
11
                       MSP430xG461x
12
13
14
15
                   RST
16
                                 P2.2 --> LED1 (GREEN)
17
                                 P1.0 <--SW1
18
19
         Author: Aleksandar Milenkovic, milenkovic@computer.org
20
         Date: September 14, 2018
21
22
                 .cdecls C,LIST,"msp430.h"
                                                ; Include device header file
23
24
25
                  .def
                         RESET
                                                 ; Export program entry-point to
26
                                                 ; make it known to linker.
27
                         SW1_ISR
                  .def
28
29
                                                 ; Assemble into program memory.
                  .text
30
                                                 ; Override ELF conditional linking
                  .retain
31
                                                 ; and retain current section.
32
                  .retainrefs
                                                 ; And retain any sections that have
33
                                                  ; references to current section.
34
35
                         #__STACK_END, SP ; Initialize stack pointer
36
     RESET:
                 mov.w
37
                 mov.w #WDTPW|WDTHOLD, &WDTCTL ; Stop watchdog timer
     StopWDT:
```

```
38
39
     Setup:
40
                  bis.b
                          #004h, &P2DIR
                                                 ; Set P2.2 to output
41
                                                  ; direction (0000 0100)
                                                  ; Set P20UT to 0x0000_0100
42
                          #004h, &P20UT
                  bic.b
                                                  ; (ensure LED1 is off)
43
                                                  ; Enable Global Interrupts
44
                  bis.w
                          #GIE, SR
45
                  bis.b
                          #001h, &P1IE
                                                  ; Enable Port 1 interrupt from bit 0
                          #001h, &P1IES
                                                  ; Set interrupt to call from hi to low
46
                  bis.b
47
                          #001h, &P1IFG
                  bic.b
                                                  ; Clear interrupt flag
48
     InfLoop:
49
                                                  ; Loop here until interrupt
                  jmp
50
51
52
      ; P1_0 (SW1) interrupt service routine (ISR)
53
54
     SW1 ISR:
55
                  bic.b
                          #001h, &P1IFG
                                                  ; Clear interrupt flag
56
     ChkSw1:
                  bit.b
                          #01h, &P1IN
                                                  ; Check if SW1 is pressed
57
                                                  ; (0000 0001 on P1IN)
58
                  jnz
                          LExit
                                                  ; If not zero, SW is not pressed
59
                                                   ; loop and check again
60
     Debounce:
                          #2000, R15
                                                   ; Set to (2000 * 10 cc )
                  mov.w
61
     SWD20ms:
                                                  ; Decrement R15
                  dec.w
                          R15
62
                  nop
63
                  nop
64
65
                  nop
66
                  nop
67
                  nop
68
                  nop
69
                                                   ; Delay over?
                          SWD20ms
                  jnz
70
                          #00000001b,&P1IN
                                                  ; Verify SW1 is still pressed
                  bit.b
                                                  ; If not, wait for SW1 press
; Turn on LED1
71
                  jnz
                          LExit
72
     LEDon:
                  bis.b
                          #004h,&P20UT
73
     SW1wait:
                  bit.b
                          #001h,&P1IN
                                                  ; Test SW1
74
                          SW1wait
                                                   ; Wait until SW1 is released
                  jz
75
                          #004,&P20UT
                                                   ; Turn off LED1
                  bic.b
76
                                                   ; Return from interrupt
77
78
     ; Stack Pointer definition
79
80
                  .global __STACK_END
81
                  .sect .stack
82
83
84
      ; Interrupt Vectors
85
86
                          ".reset"
                  .sect
                                                  ; MSP430 RESET Vector
87
                  .short RESET
88
                          ".int20"
                                                  ;P1.x Vector
                  .sect
89
                  .short SW1 ISR
90
                  .end
```

Figure 3. Press/release Using Port 1 ISR (Lab6 D3.asm)

# 2 Interfacing Switches and LEDs Using Interrupts in C

Figure 4 shows a C program that turns LED1 on when SW1 is pressed and turns LED1 off when SW1 is released. The main configures and initializes ports, configures interrupts, and enters an infinite loop where the program waits for SW1 to be released to turn off LED1. P1\_ISR is entered upon detection of the switch press; the code inside clears P1.IFG0 and turns on LED1. Please not C convention to indicate that Port1\_ISR corresponds to PORT1\_VECTOR in the interrupt vector table.

```
1
 2
           File:
                        Lab6 D4.c
 3
           Description: The program detects when SW1 is pressed and turns on LED1.
 4
                        LED1 is kept on as long as SW1 is pressed.
 5
                        P1 ISR is used to detect when SW1 is pressed.
 6
                        Main program polls SW1 and turns off when a release is detected.
 7
           Board:
                        MSP430FG461x/F20xx Experimenter Board
 8
           Clocks:
                        ACLK = 32.768kHz, MCLK = SMCLK = default DCO
 9
10
                         MSP430FG461x
11
12
13
14
15
16
                                   P2.2 --> LED1
17
                                  P1.0 <-- SW1
18
19
           Author: Aleksandar Milenkovic, milenkovic@computer.org
20
                   September 2010
21
22
     #include
                <msp430.h>
23
24
     #define
                SW1 BIT0&P1IN
                                           // SW1 is P1IN&BIT0
25
26
     void main(void)
27
28
          WDTCTL = WDTPW+WDTHOLD;
                                           // Stop WDT
29
          P2DIR |= BIT2;
                                           // Set LED1 as output
30
         P2OUT = 0x00;
                                          // clear LED1 status
31
          _EINT();
                                          // enable interrupts
32
          P1IE |= BIT0;
                                          // P1.0 interrupt enabled
33
         P1IES |= BIT0;
                                           // P1.0 hi/low edge
34
         P1IFG &= ~BIT0;
                                           // P1.0 IFG cleared
35
          for(;;) {
36
              while((SW1) == 0);
                                           // Wait until SW1 is released
37
                                           // LED1 is turned off
              P2OUT &= ~BIT2;
38
          }
39
40
     // Port 1 interrupt service routine
41
     #pragma vector = PORT1 VECTOR
42
       _interrupt void Port1_ISR (void)
43
44
          P20UT |= BIT2;
                                           // LED1 is turned ON
```

```
45 P1IFG &= ~BIT0; // P1.0 IFG cleared 46 }
```

Figure 4. Press/release Using Port 1 ISR (Lab6\_D4.c)

Looking at the program in Figure 4 we can see that release is detected in the main program. A better implementation would delegate both press and release activities into the P1 ISR as shown in Figure 5. To implement this, we need to establish a global variable called SW1pressed that keeps the current state of the switch (0 – released, 1 – pressed). At the beginning we expect a press event, so Port 1 is configured to wait for a falling edge on P1IN.BITO (SW1 is pressed). In that case, the ISR turns on LED1, sets the SW1pressed and configures P1IES to trigger an interrupt when a rising edge is detected on P1IN.BITO. When the switch is pressed and we the ISR is entered, the steps are taken to turn LED1 off and configure P1IES so that a new press event can be detected. This way, all work is done inside the P1 ISR and main program can put the processor into sleep state.

```
1
 2
           File:
                        Lab6 D5.c
 3
          Description: The program detects when SW1 is pressed and turns on LED1.
 4
                        LED1 is kept on as long as SW1 is pressed.
 5
                        P1_ISR is used to detect both SW1 presses and releases.
 6
          Board:
                        MSP430FG461x/F20xx Experimenter Board
 7
          Clocks:
                        ACLK = 32.768kHz, MCLK = SMCLK = default DCO
 8
                         MSP430FG461x
 9
10
11
12
13
14
15
                                  P2.2 --> LED1
16
                                  P1.0 <-- SW1
17
18
          Author: Aleksandar Milenkovic, milenkovic@computer.org
19
                   September 2010
          Date:
20
21
     #include <msp430.h>
22
23
     unsigned char SW1pressed = 0;
                                          // SW1 status (0 not pressed, 1 pressed)
24
25
     void main(void) {
26
         WDTCTL = WDTPW+WDTHOLD;
                                          // Stop WDT
27
         P2DIR |= BIT2;
                                          // Set LED1 as output
28
                                          // Clear LED1 status
         P2OUT = 0x00;
29
         SW1pressed = 0;
30
          EINT();
                                          // Enable interrupts
31
                                          // P1IE.BIT0 interrupt enabled
         P1IE |= BIT0;
32
         P1IES |= BIT0;
                                          // P1IES.BIT0 hi/low edge
33
         P1IFG &= ~BIT0;
                                          // P1IFG.BIT0 is cleared
34
                                          // Enter LPM0(CPU is off); Enable interrupts
         _BIS_SR(LPM0_bits + GIE);
35
     }
36
```

```
37
     // Port 1 interrupt service routine
38
     #pragma vector = PORT1 VECTOR
39
     interrupt void Port1 ISR (void) {
40
         if (SW1pressed == 0) {
41
             SW1pressed = 1;
42
             P20UT |= BIT2;
                                            // LED1 is turned ON
43
             P1IFG &= ~BIT0;
                                            // P1IFG.BIT0 is cleared
44
             P1IES &= ~BIT0;
                                            // P1IES.BIT0 low/high edge
45
          } else if (SW1pressed == 1) {
46
             SW1pressed = 0;
47
             P20UT &= ~BIT2;
                                             // LED1 is turned ON
48
             P1IFG &= ~BIT0;
                                             // P1IFG.BIT0 is cleared
49
             P1IES |= BIT0;
                                             // P1IES.BIT0 hi/low edge
50
         }
51
     }
```

Figure 5. Press/release Using Port 1 ISR – An Improved Implementation (Lab6\_D5.c)

## 3 Clock Module

In the previous examples we have learned how to write a program that toggles the LEDs connected to the MSP430's output ports. We have also learned how write code to generate software delays. In our example, we assumed that the processor clock is around 1  $\mu$ s (i.e., the clock frequency is approximately 1 MHz). The MSP430 family supports several clock modules and a user has a full control over these modules. By changing the content of relevant clock module control registers, one can change the processor clock frequency, as well as the frequency of other clock signals that are used for peripheral devices. In the next section, we will discuss the organization of the FLL+ clock module used in the MSP430FG4618 device.

#### 3.1 FLL+

The more recent MSP430 devices use an on-chip system clock called the FLL+ (frequency locked loop). This module can be programmed to provide a range of core clock frequencies, which are frequency-locked to an external crystal (usually a 32,768 Hz wrist-watch type crystal which has good stability). A frequency-lock, or **frequency-locked loop** (FLL), is an electronic control system that generates a signal that is locked to the frequency of an input or "reference" signal. This circuit compares the frequency of a controlled oscillator (e.g., from an on-chip digitally-controlled oscillator) to the reference (e.g., external crystal), automatically raising or lowering the frequency of the oscillator until its frequency (but not necessarily its phase) is matched to that of the reference. Figure 6 shows the block diagram of the FLL+ clock module. The module supports two or three clock sources as follows.



Figure 6. Block diagram of FLL+ module in MSP430FG461x devices

LFXT1CLK: Low-frequency/high-frequency oscillator that can be used either with low-frequency 32768-Hz watch crystals or standard crystals or resonators in the 450-kHz to 8-MHz range. The LFXT1 oscillator supports ultra-low current consumption using a 32,768-Hz watch crystal in LF mode (control bit XTS\_FLL is cleared, i.e., XTS\_FLL = 0). A watch crystal connects to XIN and XOUT without any external components. The LFXT1 oscillator also supports high-speed crystals or resonators when in HF mode (XTS\_FLL = 1). The high-speed crystal or resonator connects to XIN and XOUT.

XT2CLK: Optional high-frequency oscillator that can be used with standard crystals, resonators, or external clock sources in the 450-kHz to 8-MHz range. XT2 sources XT2CLK and its

characteristics are identical to LFXT1 in HF mode, except XT2 does not have internal load capacitors. The required load capacitance for the high-frequency crystal or resonator must be provided externally. The XT2OFF bit disables the XT2 oscillator if XT2CLK is unused for MCLK (SELMx  $\neq$  2 or CPUOFF = 1) and SMCLK (SELS = 0 or SMCLKOFF = 1).

DCOCLK: Internal digitally controlled oscillator (DCO) with RC-type characteristics, stabilized by the FLL. The DCO is an integrated ring oscillator with RC-type characteristics. The DCO frequency is stabilized by the FLL to a multiple of ACLK as defined by N, the lowest 7 bits of the SCFQCTL register. The DCOPLUS bit sets the  $f_{DCOCLK}$  frequency to  $f_{DCO}$  or  $f_{DCO/D}$ . The FLLDx bits configure the divider, D, to 1, 2, 4, or 8. By default, DCOPLUS = 0 and D = 2, providing a clock frequency of  $f_{DCO/2}$  on  $f_{DCOCLK}$ . The multiplier (N+1) and D set the frequency of DCOCLK.

DCOPLUS = 0:  $f_{DCOCLK} = (N + 1) \times f_{ACLK}$ 

DCOPLUS = 1:  $f_{DCOCLK} = D x (N + 1) x f_{ACLK}$ 

Four clock signals are available from the FLL+ module, as follows.

- ACLK: Auxiliary clock. The ACLK is software selectable as LFXT1CLK or VLOCLK as clock source. ACLK is software selectable for individual peripheral modules.
- ACLK/n: Buffered output of the ACLK. The ACLK/n is ACLK divided by 1,2,4, or 8 and used externally only.
- MCLK: Master clock. MCLK is software selectable as LFXT1CLK, VLOCLK, XT2CLK (if available), or DCOCLK. MCLK can be divided by 1, 2, 4, or 8 within the FLL block. MCLK is used by the CPU and system.
- SMCLK: Sub-main clock. SMCLK is software selectable as XT2CLK (if available) or DCOCLK. SMCLK is software selectable for individual peripheral modules.

The FLL+ clock module registers are described below. The SCFQCTL, SCFI0/1 and FLL\_CTL0/1 registers govern the FLL+ clock module operation and they can be reconfigured by software at any time during program execution.

| Register                            | Short Form | Register   | Address | Initial State  |
|-------------------------------------|------------|------------|---------|----------------|
|                                     |            | Туре       |         |                |
| System clock control                | SCFQCTL    | Read/write | 052h    | 01Fh with PUC  |
| System clock frequency integrator 0 | SCFI0      | Read/write | 050h    | 040h with PUC  |
| System clock frequency integrator 1 | SCIF1      | Read/write | 051h    | Reset with PUC |
| FLL+ control register 0             | FLL_CTL0   | Read/write | 053h    | 003h with PUC  |
| FLL+ control register 1             | FLL_CTL1   | Read/write | 054h    | Reset with PUC |

The format of the SCFQCTL register is given in Figure 7. Its initial value is 1Fh, which means that modulation is enabled (SCFQ M=0, and N=001 1111 = 31).

## SCFQCTL, System Clock Control Register



Figure 7. Format of the SCFQCTL register

The format of the SCFI0 and SCFI1 registers is given in Figure 8 and Figure 9, respectively. The SCFI0 initial value is 0x40, which means FLLDx=00, FN\_x=1000, MODx(LSB)=00. The SCFI1 initial value is 0x00, meaning that DCOx=00000, and MODx(MSB)=000. Similarly, Figure 10 and Figure 11 show the formats of the registers FLL\_CTL0 and FLL\_CTL1. Based on the registers' initial values we can determine the clock conditions after the PUC signal. Analyze the schematic of the TI experimenter's board. Locate the input pins XIN and XOUT. What is connected to these pins? Analyze the block diagram in Figure 4 and determine configuration of each resource. List the different sources of inputs for ACLK, SMCLK, and MCLK clocks. How can we choose them? What is the default clock frequency on ACLK, DCOCLK, MCLK, and SMCLK? From Figure 6, analyze what is the maximum possible value of N and DCOCLK clock frequency? Show your work.

## SCFI0, System Clock Frequency Integrator Register 0



Figure 8. Format of the SCFIO Register

#### SCFI1, System Clock Frequency Integrator Register 1



Figure 9. Format of the SCFI1 Register

#### FLL\_CTL0, FLL+ Control Register 0



Figure 10. Format of the FLL\_CTL0 register. The initial value is 0x03=> DCOPLUS=0, XT10FF=0, LFOF=1, and DCOF=1.

## FLL\_CTL1, FLL+ Control Register 1



<sup>&</sup>lt;sup>†</sup> Not present in MSP430x41x, MSP430x42x devices.

<sup>&</sup>lt;sup>‡</sup> Only supported by MSP430xG46x and MSP430x47x devices. Otherwise unused.

| City supported by the recovery and the recovery devices. Cultimore unlasted. |             |                                                                                                                                                                                                                                                                |  |  |  |
|------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| LFXT1DIG                                                                     | Bit 7       | Select digital external clock source. This bit enables the input of an external digital clock signal on XIN in low frequency mode (XTS_FLL = 0). Only supported in MSP430xG46x and MSP430x47x devices.  Orystal input selected.  Digital clock input selected. |  |  |  |
| SMCLKOFF                                                                     | Bit 6       | SMCLK off. This bit turns off SMCLK. Not present in MSP430x41x, MSPx42x devices.  O SMCLK is on  SMCLK is off                                                                                                                                                  |  |  |  |
| XT2OFF                                                                       | Bit 5       | XT2 off. This bit turns off the XT2 oscillator. Not present in MSP430x41x, MSPx42x devices.  0 XT2 is on  1 XT2 is off if it is not used for MCLK or SMCLK.                                                                                                    |  |  |  |
| SELMx                                                                        | Bits<br>4–3 | Select MCLK. These bits select the MCLK source. Not present in MSP430x41x, MSP430x42x devices.  00 DCOCLK  01 DCOCLK  10 XT2CLK  11 LFXT1CLK                                                                                                                   |  |  |  |
| SELS                                                                         | Bit 2       | Select SMCLK. This bit selects the SMCLK source. Not present in MSP430x41x, MSP430x42x devices.  DCOCLK  XT2CLK                                                                                                                                                |  |  |  |
| FLL_DIVx                                                                     | Bits<br>1–0 | ACLK divider  00 /1  01 /2  10 /4  11 /8                                                                                                                                                                                                                       |  |  |  |

Figure 11. Format of the FLL\_CTL1 register.

# 3.2 Programming FLL+ Clocks: Examples

The following examples illustrate (Figure 12 and Figure 13) how you can change the processor clock frequency by modifying individual bits in the control registers. Please note that these examples only change the clocks and make them visible on external ports (some digital I/O ports have a special function to pass the clocks to the output, so we can observe them from the outside by connecting to oscilloscope). For learning how internal digitally-controlled oscillator works read the corresponding user manual.

```
1
 2
          File:
                       Lab6 D6.c
 3
          Description: MSP430xG46x Demo - FLL+, Runs Internal DCO at 2.45MHz
 4
                       This program demonstrates setting the internal DCO to run at
 5
                       2.45MHz with auto-calibration by the FLL+ circuitry.
 6
                       ACLK = LFXT1 = 32768Hz,
 7
                       MCLK = SMCLK = DCO = (74+1) \times ACLK = 2457600Hz
 8
                       An external watch crystal between XIN & XOUT is required for ACLK
 9
10
                        MSP430xG461x
11
12
                /|\|
                                  XTNI -
13
                 32kHz
14
                 -- IRST
                                 XOUT | -
15
16
                                 P1.1 | --> MCLK = 2.45MHz
17
18
                                 P1.4 | --> SMCLK = 2.45MHz
19
                                 P1.5|--> ACLK = 32kHz
20
21
22
         Author: Aleksandar Milenkovic, milenkovic@computer.og
23
         Date: September 2010
24
25
     #include <msp430.h>
26
27
     void main(void)
28
29
        WDTCTL = WDTPW + WDTHOLD;
                                         // Stop watchdog timer
30
        FLL_CTL0 |= XCAP18PF;
                                         // Set load capacitance for xtal
31
        SCFI0 |= FN_2;
                                         // DCO range control
32
        SCFQCTL = 74;
                                         // (74+1) x 32768 = 2.45MHz
33
                                         // P1.1, P1.4 & P1.5 to output direction
        P1DIR = 0x32;
        P1SEL \mid= 0x32;
34
                                         // P1.1, P1.4 & P1.5 to output MCLK, SMCLK & ACLK
35
36
        while(1);
                                         // Loop in place
37
     }
38
```

Figure 12. Changing DCO to Run at 2.45 MHz using FLL+ Module (Lab6 D6.c)

```
1
2
        File:
                   Lab6 D7.c
3
        Description: MSP430xG46x Demo - FLL+, Runs Internal DCO at 8MHz
4
                   This program demonstrates setting the internal DCO to run at
5
                   8MHz with auto-calibration by the FLL+ circuitry.
6
                   ACLK = LFXT1 = 32768Hz,
        Clocks:
7
                   MCLK = SMCLK = DCO = (121+1) \times 2 \times ACLK = 7995392Hz
8
                   An external watch crystal between XIN & XOUT is required for ACLK
9
10
                    MSP430xG461x
11
12
                            XIN -
                                32kHz
```

```
14
                 -- IRST
                                XOUT | -
15
16
                                P1.1 | --> MCLK = 8MHz
17
18
                                P1.4 \longrightarrow SMCLK = 8MHz
19
                                 P1.5 \mid --> ACLK = 32kHz
20
21
22
         Author: Aleksandar Milenkovic, milenkovic@computer.og
23
         Date: September 2010
                            *************************************
24
25
26
     #include <msp430.h>
27
28
     void main(void)
29
30
        WDTCTL = WDTPW + WDTHOLD;
                                     // Stop watchdog timer
31
        FLL CTL0 |= DCOPLUS + XCAP18PF; // DCO+ set, freq = xtal x D x N+1
32
        SCFI0 = FN_4 + FLLD_2;
                                      // DCO range control
33
        SCFQCTL = 121;
                                        // (121+1) x 32768 x 2 = 7.99 MHz
34
        P1DIR \mid= 0x32;
                                        // P1.1, P1.4 & P1.5 to output direction
35
                                        // P1.1, P1.4 & P1.5 to output MCLK, SMCLK & ACLK
        P1SEL \mid= 0x32;
36
        while(1);
                                        // Loop in place
37
     }
```

Figure 13. Changing DCO to Run at 8 MHz using FLL+ Module (Lab6\_D7.c)

## 4 References

It is crucial that you become familiar with the basics of how digital ports work – how to set their output direction, read from or write to the ports, set interrupts, and set up their special functions. We will be using these features to control hardware and communication between devices throughout this class. Please reference the following material to gain more insight on the device:

- The MSP430 Experimenter's Board hardware schematic
- Chapter 11 in the MSP430FG4618 user's guide (pages 407-414)
- Chapter 7 in the John H. Davies' MSP430 Microcontroller Basics