nformation Eng<mark>i</mark>neering

# 數位系統實驗

Thu 9:00 am - 12:00 am

陳培殷

國立成功大學 資訊工程系

Digital Integrate<mark>d Circuit</mark>



### **Outline**

- Video preview for 數位系統簡介+邏輯閘+布林代數
- Lab I--Boolean Algebra
- Lab II--XOR
- Lab III--Half Adder
- Lab IV(practice)--Comparator

### Three representations for a circuit

### 1. Boolean Algebra

$$F_1 = x + y'z$$

### 3. Circuit Diagram



### 2. Truth Table

真值表

*n* input variables  $\rightarrow$  2<sup>n</sup> combinations Inputs

| Χ | У | Z | <i>y'</i> | y'z | $F_1$ |
|---|---|---|-----------|-----|-------|
| 0 | 0 | 0 | 1         | 0   | 0     |
| 0 | 0 | 1 | 1         | 1   | 1     |
| 0 | 1 | 0 | 0         | 0   | 0     |
| 0 | 1 | 1 | 0         | 0   | 0     |
| 1 | 0 | 0 | 1         | 0   | 1     |
| 1 | 0 | 1 | 1         | 1   | 1     |
| 1 | 1 | 0 | 0         | 0   | 1     |
| 1 | 1 | 1 | 0         | 0   | 1     |



#### **Function Table**

Y = AB

| Cin  | Output |   |
|------|--------|---|
| JOA  | В      | Y |
|      | T      | L |
| L    | Н      | L |
| HULL | L      | L |
| Hoos | HTW    | Н |

H = HIGH Logic Level L = LOW Logic Level

Boolean Algebra

F=xy



#### **Function Table**

Y = A + B

| lnı  | Output |   |
|------|--------|---|
| A    | В      | Y |
| 007  | TW     | L |
| L C  | Н      | Н |
| 10/H | L      | Н |
| H.V. | Н      | Н |

H = HIGH Logic Level L = LOW Logic Level

Boolean Algebra

F=x+y



#### **Function Table**

| V | ^ |
|---|---|
| T | A |
|   |   |

| Input  | Output   |  |
|--------|----------|--|
| A      | Y        |  |
| 1007-1 | H        |  |
| HCO/A  | TOWN L W |  |

H = HIGH Logic Level L = LOW Logic Level

Boolean Algebra

F=x'



#### **Function Table**

$$Y = \overline{AB}$$

| OV.CY  | Output |   |
|--------|--------|---|
| A C    | В      | Y |
| 1001   | T      | Н |
| L. (   | О Н    | Н |
| 10H 7. | L      | Н |
| H      | . Н    | L |

H = HIGH Logic Level

L = LOW Logic Level

Boolean Algebra

F=(xy)'

### **74LS00**

#### NAND gate

#### **Connection Diagram**



#### **Function Table**

$$Y = \overline{AB}$$

| ON CH  | Output |   |
|--------|--------|---|
| A      | В      | Υ |
| 1001   | T      | Н |
| L      | Н      | Н |
| 10H 7. | L      | н |
| Н      | H      | L |

H = HIGH Logic Level L = LOW Logic Level





### The Solderless Breadboard in CSIE NCKU

Top view of the breadboard



### Top View of the Solderless Breadboard

: connected : disconected



### **Example: Connection with 74LS00 Chip(1/7)**

#### Board

power supply

Chip(NAND)





output

TTL mode

# Example: Connection with 74LS00 Chip(2/7)

**Board**: wire connection



Chip(NAND)



# Example: Connection with 74LS00 Chip(3/7)

Power supply



VCC



**GND** 



# **Example: Connection with 74LS00 Chip(4/7)**

Signal input



## Example: Connection with 74LS00 Chip(5/7)

Signal output



# Example: Connection with 74LS00 Chip(6/7)

- Input 11
- Output 0

74LS00 truth table

| Inj | Output |   |
|-----|--------|---|
| A   | В      | Y |
| 0   | 0      | 1 |
| 1   | 0      | 1 |
| 0   | 1      | 1 |
| 1   | 1      | 0 |



## **Example: Connection with 74LS00 Chip(7/7)**

- **Input 00**
- Output 1

74LS00 truth table

| Inj | Output |   |
|-----|--------|---|
| A   | В      | Y |
| 0   | 0      | 1 |
| 1   | 0      | 1 |
| 0   | 1      | 1 |
| 1   | 1      | 0 |



### Lab I

Please draw their Truth Tables and implement the circuits with breadboard.

$$\Gamma_1(A, B) = (A+B')(A' +B)$$

□ 
$$F_2(A, B) = (AB)' (A + B)$$

# Components needed for LAB I

| Names                | Amount |
|----------------------|--------|
| Solerless Breadboard | ×1     |
| 74LS00               | ×1     |
| 74LS04               | ×1     |
| 74LS08               | ×1     |
| 74LS32               | ×1     |

### Lab II - XOR (1/2)

### 1. Boolean Algebra

$$F = A \oplus B$$
$$=> F = A'B + AB'$$

3. Circuit Diagram



#### 2. Truth Table

| A | В | F |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | O | 1 |
| 1 | 1 | 0 |
|   |   | 4 |

# **LAB II -- XOR (2/2)**

#### **Please**

(a) implement the circuit on the breadboard.

# Components needed for LAB II

| Names                | Amount |
|----------------------|--------|
| Solerless Breadboard | ×1     |
| 74LS04               | ×1     |
| 74LS08               | ×1     |
| 74LS32               | ×1     |

### LAB III -- Half Adder (1/5)

A half adder (HA) consists of two inputs (A and B) and two outputs (Sum and Carry). "A" denotes the summand and "B" is the addend. Sum and Carry mean the output sum and carry for input "A" and "B". The truth table and Boolean algebra for the half adder are as follows.

| A | В | Carry | Sum | $Carry = A \cdot B$                                 |
|---|---|-------|-----|-----------------------------------------------------|
| 0 | 0 | 0     | 0   | $Sum = \overline{A} \cdot B + A \cdot \overline{B}$ |
| 0 | 1 | 0     | 1   |                                                     |
| 1 | 0 | 0     | 1   | Example:  + B                                       |
| 1 | 1 | 1     | 0   | Carry Sum                                           |

### LAB III -- Half Adder (2/5)

#### Please

- (a) implement the circuit on the breadboard and show the result on LED.
- (b) show the result with decimal format (0, 1, 2, ....,9) on Digital Display in the breadboard.

### LAB III -- Half Adder (3/5)

A half adder (HA) consists of two inputs (A and B) and two outputs (Sum and Carry). "A" denotes the summand and "B" is the addend. Sum and Carry mean the output sum and carry for input "A" and "B". The truth table and Boolean algebra for the half adder are as follows.

|   | A | В | Carry | Sum | Decimal | Carry = 1 |       |       |          |
|---|---|---|-------|-----|---------|-----------|-------|-------|----------|
| - | 0 | 0 | 0     | 0   | 0       | Sum = 1   | A • E | 3 + A | • B      |
|   | 0 | 1 | 0     | 1   | 1       |           |       |       | <b>A</b> |
|   | 1 | 0 | 0     | 1   | 1       | Example:  | +     |       | A<br>B   |
|   | 1 | 1 | 1     | 0   | 2       |           |       | Carry | Sum      |
|   |   |   | I     |     |         |           |       |       |          |

### Digital Display in the breadboard

Function of the Digital Display in the breadboard is as follows.



| D | С | B(Carry) | A(Sum) | DIGITAL<br>DISPLAY |
|---|---|----------|--------|--------------------|
| 0 | 0 | 0        | 0      | 0                  |
| 0 | 0 | 0        | 1      | 1                  |
| 0 | 0 | 1        | 0      | 2                  |
| 0 | 0 | 1        | 1      | 3                  |
| 0 | 1 | 0        | 0      | 4                  |
| 0 | 1 | 0        | 1      | 5                  |
| 0 | 1 | 1        | 0      | 6                  |
| 0 | 1 | 1        | 1      | 7                  |
| 1 | 0 | 0        | 0      | 8                  |
| 1 | 0 | 0        | 1      | 9                  |
|   |   |          |        |                    |

# Components needed for LAB III

| Names                | Amount |
|----------------------|--------|
| Solerless Breadboard | ×1     |
| 74LS04               | ×1     |
| 74LS08               | ×1     |
| 74LS32               | ×1     |

## Lab IV – Comparator (1/2)

- There are two inputs denoted as A and B. Both A and B are 1-bit value. A comparator is designed to determine whether A is equal to B or not. The output results are represented with E.
- The function and truth table of the comparator is described as follows.

$$\mathsf{E} = \begin{cases} 1 & \text{, if A is equal to B} \\ 0 & \text{, else} \end{cases}$$

| A   | В | F   |
|-----|---|-----|
| 0   | 0 | 1   |
| 0   | 1 | 0   |
| 1   | 0 | 0   |
| _ 1 | 1 | 1 . |

# Lab IV – Comparator (2/2)

Please

(a) Write boolean algebra and implement the circuit on the breadboard.

# Components needed for LAB IV

| Names                | Amount |
|----------------------|--------|
| Solerless Breadboard | ×1     |
| 74LS04               | ×1     |
| 74LS08               | ×1     |
| 74LS32               | ×1     |