## Computer Organization & Assembly Language

#### Final Exam - 2009/1/14

## Dept. of Engineering Science, National Cheng Kung University

### 1. [General Questions]

Answer True or False to the following statements. (36%)

- (A) The performance of an antilock brake system can be evaluated in terms of the real-time constraint.
- (B) CPU time includes the time spent for computing and time spent waiting for I/O.
- (C) Benchmarks are programs specifically chosen to measure performance of a computer.
- (D) When designing the processor, the control signals RegRead and RegWrite are used for controlling the data access of register files.
- (E) In the single-cycle design, all control signals except the PCSrc can be set based on the contents of the instruction to be executed.
- In the multicycle design, more clock cycles are needed for executing a store word instruction than an R-type instruction.
  - (G) Designing the control is more complicated than designing the datapath since it requires an understanding of how all the components in the processor operate.
  - (H) In an instruction set like the 80x86, where instructions are not of the same length, pipelining is considerably easier.
  - The CPI value of an ideal pipeline processor is the same as that of a single-cycle processor.
  - Pipelining increases throughput and reduces individual instruction execution time.
  - (K) Pipeline bubbles cause loss of performance since that a number of pipeline stages are left empty.
  - (L) Data forwarding can help reducing the possible delay in data hazards.

#### 2. [Performance]

Assume that Machine A's clock rate is 500MHz and Machine B's clock rate is 400MHz. Both machines have three classes of instructions. The cycle counts per instruction for the three classes are as follows:

| <b>对数据数</b> | Machine | A Machine B |
|-------------|---------|-------------|
| Class X     | /4      | . 2         |
| Class Y     | 3       | 4           |
| Class Z     | 2       | 1           |
| Class Z     | 2       | 1           |

Two programs of interest that will be run on these machines require the following number of instructions (in billions, i.e

| 4×1+3×2+2×5= |
|--------------|
| dul Mes on   |
|              |
| brage: 20    |
| 2            |
| V            |

(A) Which program is faster on Machine A? Please calculate the average CPI for both programs. 20 < 30 1 = Program 1 # 47 (6%)

(B) Which program is with a higher MIPS (million instructions per second) on Machine A? (C) How much faster (or slower) is Machine A compared to Machine B if two programs were run

(c)  $t_A = \frac{4 \times 2 + 3 \times 4 + 2 \times 15}{500}$  (8) 1:  $(1+2+5) \times 10^{1}$   $(1+2+5) \times 10^{1}$   $(1+2+6) \times 10^{1}$ 

# 3. [Single-Cycle & Multicycle Processors - I]

(A) How many clock cycles does it take for the following codes to be executed on a single-cycle machine? and on a multicycle machine (according to our design)?

> sub \$3, \$4, \$5 lw \$4, 10(\$6) add \$7, \$3, \$4 \$7, 20 (\$6) SW add \$7, \$2, \$1

(B) Suppose that the function unit times are given as follows: (1 ns = 10<sup>-9</sup> seconds)

2 ns for memory access,

1 ns for ALU operation, and

0.5 ns for register file read or write.

What is the desirable clock rate for the single-cycle machine and the multicycle machine, respectively? (6%)

What is the execution time for running the code in (A) on the single-cycle and the multicycle machine, respectively? (6%)

## 4. [Single-Cycle & Multicycle Processors - II]

An instruction set is composed of h different instruction classes, with the execution time of class-i instruction being 4+2i ns, 1≤i≤h. Consider a multi-cycle control implementation with a clock cycle of 2 ns and assume that class-i instructions can then be executed in 2+i clock cycles.

(A) Derive the performance advantage (speedup factor) of the multi-cycle machine relative to the single-cycle one, assuming that all instruction classes are used with the same frequency. (8%)

(B) Is any speedup factor possible for a suitably large h? Why or why not?

[Pipelining - I] WRB DET EXE REG WLD REN EXP ROT FET IPG 3

One CPU manufacturer proposed the 10-stage pipeline above for a 500MHz (2ns clock cycle) machine. Here are the correspondences between this and the MIPS pipeline:

- Instructions are fetched in the FET stage.

- Register reading is performed in the REG stage.

- ALU operations and memory access are both done in the EXE stage.

- Branches are resolved in the DET stage.

- WRB is the writeback stage.

(A) How much time is required to execute one million instructions on this processor, assuming there are no dependencies or branches in the code? (3%) 20 15 + (6-1) XONS (B) Without forwarding, how many stall cycles are needed for the following codes? Assume that the

register file could be written and read in the same clock cycle. What is this data hazard called?

1/ (3%)

1w \$t0, 0(\$a0)

add \$v1, \$t0, \$t0

(C) If a branch is mispredicted, how many instructions should be flushed from the pipeline? (3%)4)有、香酸8個

Explain why the pipelined design is with advantages of both the single-cycle and the multicycle 6. [Pipelining - II] designs. Justify your answers in terms of the CPI and the clock cycle time. (8%)

CPIX do de = anst.