# "Smart" Parallelisation Assistant

Aleksandr Maramzin\*1, Björn Franke\*2, Murray Cole\*2

\* School of Informatics, The University of Edinburgh

#### **ABSTRACT**

Since automatically parallelizing compilers have failed to deliver significant performance improvements, programmers are still forced to parallelize legacy software manually. Rather than hoping for an elegant silver bullet, we acknowledge the role of a human expert in the parallelization process and develop a *smart* parallelization assistant.

Our assistant employs machine learning (ML) techniques in the field of optimizing compilers, and predicts the parallelisability property of program loops. We use hand-annotated OpenMP pragmas to train our ML model. We show that our problem can be successfully tackled with ML techniques achieving an accuracy of around 90% and outperforming all other predictors.

To apply our technique to real applications, we integrate our trained predictor into an assistant scheme, designed to mitigate the effects of ineradicable statistical errors. Taking an application profile our assistant directs a programmer's efforts by highlighting the loops, which are "highly likely" to be parallelisible and profitable as well.

KEYWORDS: ACACES; poster session; software engineering; parallel programming; compilers; static program dependence analysis; loop iterator recognition; machine learning; programmer feedback;

### 1 Introduction

Automatically parallelizing compilers do not achieve the levels of performance expert programmers do. As our preliminary experiments show the effects that Intel C/C++ Compiler (ICC) had with its vectorizing and parallelizing transformations on SNU NPB benchmarks [Uni12] ranged from no change to a significant slowdown. Rarely ICC vectorization was able to achieve a tiny speedup, but the former faded in comparison with the speedup of an expertly parallelised SNU NPB OpenMP version. Hence, in our work we do not aim to replace a human expert, but provide the latter with an additional guidance on how to parallelise the program.

Our assistant is based on an ML model, trained to classify program loops as parallelisible or not. We use SNU NPB benchmarks hand-annotated with OpenMP parallelisation pragmas. The latter are used as loop classification labels. We supplement these labels with an additional information parsed out of ICC optimization reports.

The application of ML techniques to the field of optimizing compilers is not a new en-

<sup>&</sup>lt;sup>1</sup>E-mail: s1736883@sms.ed.ac.uk

<sup>&</sup>lt;sup>2</sup>E-mail: {bfranke,mic}@inf.ed.ac.uk



Figure 1: Program Dependence Graph of a simple loop with recognised iterator, regular and critical payload parts. Nodes are LLVM IR instructions, edges are different types of dependencies between them.

deavour. There have been numerous successful attempts: selecting the best compiler flags, determining how to map parallelism to processors, etc. For these types of problems uneradicable statistical errors inherent to all ML techniques might result in performance losses, but do not compromise the functional correctness. In our work we step into a potentially dangerous area. Loops wrongly predicted as parallel can break the program. There is an already published work [FLJW13] studying the possibility of learning loop parallelisability property. The answer is "yes" and the work reports on a predictive performance authors achieved. But the work does not step any further to actually find any practical applications. Moreover, the data set is highly unbalanced, which sets the baseline accuracy very high. Authors use dynamic program features.

On the contrary, we work with a more balanced data set, based on richer sources of information to derive classification labels from. At the end we harness our trained ML model into a practical application scheme.

## 2 Predicting Parallel Loops

We pose a *supervised machine learning (ML) classification problem*: create an ML based model and train it to classify loops of SNU NPB benchmarks as parallelizable or not. Our work encompasses two technical aspects. First, we need to find a representative set of quantifiable features, which would accurately reflect the parallelisability property of program loops, then we need to select the exact ML training/testing methodology to employ for our problem. Our features and the exact parameters of methodology (automatic feature selection methods, ML models and their hyper-parameter spaces, etc.) have been iteratively tuned with the help of K-fold CV. Predictive accuracy, recall and precision scores were used as the main selection criteria. We used facilities of *scikit-learn* Python library for all ML related tasks.

In the task of coming up with a set of loop features we are guided by the general program dependence analysis theory [KA02], insights into SNU NPB benchmarks and ICC optimization reports. There is a range of SNU NPB loops, which escape Intel compiler parallelisation



Figure 2: Illustration of loop ranking transformation. We multiply loop runtime on the shifted sigmoid function of loop parallelisability probability, thus amplifying parallel loops and extinguishing non-parallel ones.

for different reasons, but all of them are going to ultimately materialise into data and control dependencies present between loop instructions, represented as edges on the loop's Program Dependence Graph (PDG) [FOW87]. To refine our features we conduct a generalised loop iterator recognition [MVF18] analysis on the PDG graph. Figure 1 shows an

example of a PDG built for a simple loop and visualised with our tool. We base our loop features on a static structural properties of PDG. There are 74 different features we use, which are simplistic and defined as different numbers and fractions calculated on a graphs: numbers of particular LLVM IR instructions (calls, loads, stores, branches, etc.), numbers of various dependence edges (true, anti, output, etc.), sizes of iterators and payloads, etc.

The final predictive performance depends not only on the successful choice of features, but on the exact training/testing methodology as well. The latter is composed of a number of pipeline stages. We

| ML       | accuracy | recall | precision |
|----------|----------|--------|-----------|
| model    |          |        |           |
| constant | 70.32    | 100    | 70.32     |
| uniform  | 46.27    | 41.50  | 69.79     |
| SVC      | 90.04    | 95.24  | 91.06     |
| AdaBoos  | t 86.96  | 92.92  | 89.06     |
| DT       | 84.36    | 89.57  | 87.90     |
| RFC      | 86.65    | 93.22  | 88.47     |
| MLP      | 89.40    | 93.77  | 91.39     |

Table 1: Average predictive performance for different ML models measured with a K-fold CV method on the whole set of 1415 SNU NPB loops.

start with data preprocessing and automatic feature selection (low variance feature elimination, tree based methods, RFECV) in order to exclude redundant and irrelevant features leading to model over-fitting. Then we choose the exact ML model (SVC, DT, RFC, MLP, AdaBoost) to use and tune its hyper-parameters. And finally, we conduct the actual training/testing with standard K-fold and modified Leave-One-Out Cross-Validation (LOOCV) techniques. While K-fold method averages accuracy scores on different data set splits and can be used for feature selection, hyper-parameter tuning and overall predicitve performance estimation, modified LOOCV can be applied against any single SNU NPB benchmark in order to assess our assistant scheme. Table 1 reports on the achieved accuracy.

### 3 Manual Software Parallelization Assistant

Achieving high prediction accuracy is not enough. We need to find a way to utilise our work practically. Since false positive mispredictions can break a program, we devised a scheme, which makes them less critical and leaves the question of final parallelisation up to a programmer to decide.

Our predictor is capable of discovering additional parallelisation opportunities, which escape the conservative analysis of ICC. For SNU NPB benchmarks we increase the amount of discovered parallelism from 81% to 96%. But not all parallel loops have to be parallelised. We are interested only in the loops, which take significant application runtime fraction and thus directly affect overall performance. Our assistant takes an application profile and reorders the list of loops, so that all long-running non-parallel



Figure 3: SNU NPB FT. Illustration of a faster convergence to the maximum achievable parallel software performance. Thick line is the profile loop order. Other lines represent improved rankings (instead of 10 loops we need only 3).

loops go to the back of the list. List's front highlights the loops to start parallelization with. Figure 3 illustrates the principle. Parallelising the program by following the reordered list of loops, a programmer can get to the best achievable performance faster. Figure 3 illustrates the process.

## References

- [FLJW13] Daniel Fried, Zhen Li, Ali Jannesari, and Felix Wolf. Predicting parallelization of sequential programs using supervised learning. In *Proc. of the 12th IEEE International Conference on Machine Learning and Applications (ICMLA), Miami, FL, USA*, pages 72–77. IEEE Computer Society, December 2013.
- [FOW87] Jeanne Ferrante, Karl J. Ottenstein, and Joe D. Warren. The program dependence graph and its use in optimization. *ACM Trans. Program. Lang. Syst.*, 9(3):319–349, July 1987.
- [KA02] Ken Kennedy and John R. Allen. *Optimizing Compilers for Modern Architectures: A Dependence-based Approach*. Morgan Kaufmann Publishers Inc., San Francisco, CA, USA, 2002.
- [MVF18] Stanislav Manilov, Christos Vasiladiotis, and Björn Franke. Generalized profile-guided iterator recognition. In *Proceedings of the 27th International Conference on Compiler Construction*, CC 2018, pages 185–195, New York, NY, USA, 2018. ACM.
- [Uni12] Seoul National University. Snu nas parallel benchmarks, August 2012.