# Coordination of Synchronous Components with Time Triggered Programming



Department of Computer Science and Engineering IIT Bombay

Under the guidance of

Prof. Paritosh K. Pandya and Prof. Kavi Arya

Presented by

**Avais Ahmad** 

### BIG PICTURE

 Synchronous languages lustre/Heptagon is good for coordination of embedded systems



- But they follow Synchrony Hypothesis:-
  - Computation and communication takes negligible time
- So it fails for **time intensive** task

### BIG PICTURE

- To solve this we combined Heptagon components with a Time
   Triggered Language TTProg inspired by Giotto
  - Thomas A. Henzinger, Benjamin Horowitz and Christoph M.
     Kirsch, "Giotto: A Time-triggered Language for Embedded Programming",
     in Proceedings of the IEEE, vol. 91. IEEE, 2003
  - Heptagon language: Gwenaël Delaval, Hervé Marchand, Marc Pouzet, Eric Rutten
- We call this High level language as TTProg[Heptagon], this allow components whose execution takes time
- We retain some of advantages of both

### BIG PICTURE

- The components will be combined in deterministic fashion and may have data dependencies
- It will also have a set of timing constraints



### WHAT WE DID

We built a multiphase automated compiler which does the following:-



### MOTIVATION

- We implement Static Scheduling
- It is a bare metal implementation
- Does not require any RTOS or Context Switching
- Deterministic and memory will be statically initialized
- Very efficiently executable code
- It will give extreme speed to tight application

### LITERATURE SURVEYS

### Synchronous Programming Languages

- State Charts
- Lustre
- Heptagon

### Asynchronous Programming Languages

• Linda

### Time Triggered Programming Languages

• Giotto

### HEPTAGON

- It is a synchronous dataflow language
- Declarative language
- Very useful in designing reactive systems
- For each step cycle the node will read the value from input stream and write the value as output stream



### HEPTAGON AUTOMATA

```
node atm() returns(z,y:int)
var last x: int =0;
let
  z=x;
  automaton
     state A
       do x = last x + 1; y = 0
       until x>=5 then B
     state B
       do x = last x -1; y = 1
       until x<=0 then A
  end
tel
```



### TTPROG INSPIRED BY GIOTTO



### TTPROG CONFIGURATION AND MICRO STEPS

$$C = (m, \delta, v, \sigma_{active}, \tau)$$

$$C_{update} = \frac{T}{\omega_{LCM}}$$





### TTPROG[HEPTAGON]

Giotto Tasks Heptagon Nodes

task name (t)  $\langle \underline{\hspace{1cm}} \rangle$  node name Input Ports \times node inputs Output Ports ( node outputs function (f) \( \square \square \square \square \text{step function} \)

### TTPROG DATA FLOW





Giotto Micro Steps

Micro Steps Dependencies

### WCET

micros(): Number of microseconds since
current execution of program



```
t1=micros();
f1(1);
t2=micros();
time=(t2-t1);
```

## PHASE 1 COMPILER



- All ports as global variable
- void functions for all the task generated and mapped with input functions
- Port values passed to these functions as specified
- Output of function is obtained by call by reference

### PHASE 2 COMPILER-SERIALIZATION CONSTRAINTS

```
job_1, job_2 \in \{Drivers, Task\}

job_1! = job_2

Constraints will be of form:

job_1 + wcet_1 \le job_2 || job_2 + wcet_2 \le job_1
```

Job 1 Job 2

Job 2 Job 1

### PHASE 2 COMPILER-TIMING CONSTRAINTS

#### **Actuator**



#### Lower Bound:

$$actuation_i > = \frac{ModePeriod}{ActuatorFrequency} * i - jitter$$

#### Upper Bound:

$$actuation_i + wcet \le \frac{ModePeriod}{ActuatorFrequency} * i$$

#### Sensor



#### Lower Bound:

$$input\_tn_i >= \frac{ModePeriod}{TaskNFrequency} * i$$

#### Upper Bound:

$$input\_tn_i + wcet \le \frac{ModePeriod}{TaskNFrequency} * i + jitter$$

### PHASE 2 COMPILER-PRECEDENCE CONSTRAINTS

Driver-Task

 $input\_tn_i + wcet \le tn_i$ , where wcet is for the driver  $tn_i + wcet \le input\_tn_{i+1}$ , where wcet is for the task



### PHASE 2 COMPILER-PRECEDENCE CONSTRAINTS

#### Task-Actuator

$$j = \frac{LogicalStartTimeOfActuation_i}{LogicalTimePeriodOft1}$$



#### Actuation i occur after task instance j

$$t1_j + wcet_{task} \le actuation_i$$

Task instance j+1 should occur after the actuation

$$actuation_i + wcet_{act} \le t1_{j+1}$$

### PHASE 2 COMPILER-PRECEDENCE CONSTRAINTS

#### Task-Driver

$$j = \frac{LogicalStartTimeOft1_i}{LogicalTimePeriodOft2}$$



Instance i of t1 should occur after instance j of t2

$$t2_j + wcet_{t2} \le input\_t1_i$$

To make sure other instance of t2 run after input driver of  $t1_i$ 

$$input\_t1_i + wcet_{input\_t1} \le t2_{j+1}$$

### PHASE 3 COMPILER

```
avais@avais-Lenovo-Z50-70:~/Documents/Pl
sat
[input t2 2 = 8,
 input t2 1 = 4,
 t1 update 0 = 9/20,
 t2 update 0 = 9/2,
 t1 1 = 19/4,
 t2 2 = 19/2.
 input t1 0 = 0,
 actuation 1 = 11,
 input t2 0 = 1/2,
 t1 0 = 1/4
 t2 0 = 5/4
 actuation 0 = 5,
 t2 update 1 = 37/4,
 t2 1 = 17/2,
 t1 update 1 = 6,
 t2 update 2 = 41/4,
 input t1 1 = 1
```

```
wait
             input_t2=0.5
             t2
             input_t1
            wait
             input_t2=4
             t2
 Timing
            wait
Abstract
Schedule
             actuation
             t1
            wait
             input_t1=8
             t2
            wait
```

Timed Schedule

actuation=11

input\_t1

t1

# PHASE 3 COMPILER

wcet wcet wcet wcet wcet wcet wcet Initial Timed Task 1 Task 2 Driver 1 Driver 2 Task 2 Schedule Sensor idle Actuator Equivalent Task 2 Task 1 Task 2 Driver 1 Driver 2 Schedule idle Sensor idle Actuator Schedule Breakup Schedule case 1 Schedule case 2 Schedule case 3

# PHASE 3 COMPILER





### CASE STUDY-ACC+DETECT PARKING



### CONCLUSION

- We have successfully demonstrated the applicability of our TTProg[Heptagon] High Level Programming technique to robotics
- Architecture and processor independent technique
- WCET needs to be provided
- Static Scheduling
- Highly efficient code
- Deterministic Dataflow
- No context switching, memory allocation and RTOS required

### FUTURE WORK

- Multiple modes
- Error handling in compiler
- Option to choose different processor prescaler
- Extend to multi processor systems
- Automatic technique to decompose large task to small task
- Needs to be applied to complex robot programming

### REFERENCES

- I. Thomas A. Henzinger, Benjamin Horowitz and Christoph M. Kirsch, "Giotto: A Time-triggered Language for Embedded Programming", in Proceedings of the IEEE, vol. 91. IEEE, 2003
- II. David Harel, "Statecharts: A visual formalism for complex systems", in Science of Programming, vol. 8. Elsevier, 1987.
- III. George Wells, "Coordination Languages: Back to the Future with Linda" in Proceedings of WCAT'05. 2005

  - V. Heptagon/BZR manual. 2017. URL :
     \url{http://heptagon.gforge.inria.fr/pub/heptagon-manual.pdf}