# Crappy CPU machine code equivalence

## Antoine VIALLON

## 6 janvier 2020

# Table des matières

| 1    | Registers               |
|------|-------------------------|
| 2    | High level instructions |
| 2.1  | ABRT                    |
| 2.2  | ADD                     |
| 2.3  | AND                     |
| 2.4  | CALL                    |
| 2.5  | CLR                     |
| 2.6  | CMP                     |
| 2.7  | DISP                    |
| 2.8  | HALT 8                  |
| 2.9  | INC                     |
| 2.10 | JMP                     |
| 2.11 | JMPBIT                  |
| 2.12 | JMPEQ                   |
| 2.13 | JMPGE                   |
| 2.14 | JMPGT 9                 |
| 2.15 | JMPLE                   |
| 2.16 | JMPLT                   |
| 2.17 | JMPNEQ                  |
| 2.18 | JMPPTR 9                |
| 2.19 | LEDTGL                  |
|      | MOV                     |
| 2.21 | NEG                     |
| 2.22 | NOP                     |
| 2.23 | NOT                     |
| 2.24 | OR                      |
| 2.25 | RET                     |
| 2.26 | SHIFTL                  |
| 2.27 | SHIFTR                  |

| 2.28 SLEEP |                 |                            |                |  |
|------------|-----------------|----------------------------|----------------|--|
| 2.29       | SUB .           |                            | 1              |  |
|            |                 |                            | 1              |  |
|            |                 |                            |                |  |
| 3          | Instru          | ictions (low level)        | 1              |  |
| 3.1        | default         |                            | 1              |  |
|            | 3.1.1           | default: 0x00              | 1              |  |
| 3.2        | ADD .           |                            | 1              |  |
|            | 3.2.1           |                            | 1              |  |
|            | 3.2.2           |                            | $^{2}$         |  |
|            | 3.2.3           |                            | $^{2}$         |  |
|            | 3.2.4           |                            | $^{2}$         |  |
|            | 3.2.5           |                            | $\overline{2}$ |  |
|            | 3.2.6           |                            | $\frac{1}{2}$  |  |
|            | 3.2.7           |                            | $\frac{1}{2}$  |  |
|            | 3.2.8           |                            | 3              |  |
|            | 3.2.9           |                            | 3              |  |
|            | 3.2.10          |                            | 3              |  |
|            | 3.2.10 $3.2.11$ |                            | 13             |  |
|            | 3.2.11 $3.2.12$ |                            | 13             |  |
|            | 3.2.12 $3.2.13$ |                            | 13             |  |
|            | 3.2.13          |                            | 4              |  |
|            | 3.2.14          |                            | $^{14}$        |  |
|            | 3.2.16          |                            | $^{14}$        |  |
|            |                 |                            |                |  |
|            | 3.2.17          |                            | 4              |  |
|            | 3.2.18          |                            | 4              |  |
|            | 3.2.19          |                            | 5              |  |
|            | 3.2.20          |                            | 5              |  |
|            | 3.2.21          |                            | 5              |  |
|            | 3.2.22          |                            | 5              |  |
|            | 3.2.23          |                            | 5              |  |
|            | 3.2.24          |                            | 6              |  |
|            | 3.2.25          |                            | 6              |  |
|            | 3.2.26          |                            | 6              |  |
|            | 3.2.27          |                            | 6              |  |
|            | 3.2.28          |                            | 6              |  |
|            | 3.2.29          |                            | 7              |  |
|            | 3.2.30          | ADD_mem_to_U2:0x1e 1       | 7              |  |
|            | 3.2.31          | ADD_mem_to_U3:0x1f 1       | 7              |  |
|            | 3.2.32          | ADD_mem_to_mem : 0x20      | 7              |  |
| 3.3        | AND .           |                            | 8              |  |
|            | 3.3.1           | AND_A_B_to_itself: 0x21 1  | 8              |  |
|            | 3.3.2           | AND_U0_B_to_itself: 0x22 1 | 8              |  |
|            | 3.3.3           | AND_U1_B_to_itself: 0x23 1 | 8              |  |

S. Daviau Page 2/42

|     | 3.3.4  | AND_U2_B_to_itself: 0x24 18 |
|-----|--------|-----------------------------|
|     | 3.3.5  | AND_U3_B_to_itself: 0x25    |
| 3.4 | CALL   |                             |
|     | 3.4.1  | CALL_addr: 0x26 18          |
| 3.5 | CMP .  |                             |
|     | 3.5.1  | CMP_A_B: 0x27               |
|     | 3.5.2  | CMP_A_U0:0x28 19            |
|     | 3.5.3  | CMP_A_U1:0x29 19            |
|     | 3.5.4  | CMP_A_U2:0x2a 19            |
|     | 3.5.5  | CMP_A_U3:0x2b 19            |
|     | 3.5.6  | CMP_A_const: 0x2c           |
|     | 3.5.7  | CMP_A_mem: 0x2d             |
|     | 3.5.8  | CMP_U0_A: 0x2e 20           |
|     | 3.5.9  | CMP_U0_const : 0x2f         |
|     | 3.5.10 | CMP_U0_mem: 0x30 21         |
|     | 3.5.11 | CMP_U1_A: 0x31 21           |
|     | 3.5.12 | CMP_U1_const : 0x32         |
|     | 3.5.13 | CMP_U1_mem: 0x33 21         |
|     | 3.5.14 | CMP_U2_A : 0x34             |
|     | 3.5.15 | CMP U2 const : 0x35         |
|     | 3.5.16 | CMP U2 mem : 0x36           |
|     | 3.5.17 | CMP_U3_A : 0x37             |
|     | 3.5.18 | CMP U3 const : 0x38         |
|     | 3.5.19 | CMP U3 mem : 0x39           |
| 3.6 | COPY   |                             |
|     | 3.6.1  | COPY: 0x3a                  |
|     | 3.6.2  | COPY_A_to_A: 0x3b           |
|     | 3.6.3  | COPY A to B: 0x3c           |
|     | 3.6.4  | COPY A to U0:0x3d           |
|     | 3.6.5  | COPY_A_to_U1:0x3e           |
|     | 3.6.6  | COPY A to U2:0x3f           |
|     | 3.6.7  | COPY_A_to_U3:0x40           |
|     | 3.6.8  | COPY_A_to_cmp: 0x41         |
|     | 3.6.9  | COPY_B_to_A : 0x42          |
|     | 3.6.10 | COPY B to B: 0x43           |
|     | 3.6.11 | COPY B to U0:0x44           |
|     | 3.6.12 | COPY B to U1: 0x45          |
|     | 3.6.13 | COPY B to U2:0x46           |
|     | 3.6.14 | COPY_B_to_U3 : 0x47         |
|     | 3.6.15 | COPY_B_to_cmp: 0x48         |
|     | 3.6.16 | COPY U0 to A: 0x49          |
|     | 3.6.17 | COPY U0 to B: 0x4a          |
|     | 3.6.18 | COPY_U0_to_cmp: 0x4b        |
|     | 3.6.19 | COPY_U1_to_A : 0x4c         |
|     | 0.0.13 | COI 1_U_U_A . VA+C 20       |

S. Daviau Page 3/42

|      | 3.6.20          | COPY_U1_to_B: 0x4d               |
|------|-----------------|----------------------------------|
|      | 3.6.21          | COPY_U1_to_cmp: 0x4e             |
|      | 3.6.22          | COPY_U2_to_A: 0x4f               |
|      | 3.6.23          | COPY_U2_to_B: 0x50               |
|      | 3.6.24          | COPY_U2_to_cmp: 0x51             |
|      | 3.6.25          | COPY_U3_to_A: 0x52               |
|      | 3.6.26          | COPY U3 to B: 0x53               |
|      | 3.6.27          | COPY_U3_to_cmp: 0x54             |
|      | 3.6.28          | COPY_mem_to_cmp: 0x55            |
| 3.7  | DISPLA          |                                  |
|      | 3.7.1           | DISPLAY_A: 0x56                  |
|      | 3.7.2           | DISPLAY B: 0x57                  |
|      | 3.7.3           | DISPLAY_U0: 0x58                 |
|      | 3.7.4           | DISPLAY_U1: 0x59                 |
|      | 3.7.5           | DISPLAY U2:0x5a 28               |
|      | 3.7.6           | DISPLAY U3: 0x5b                 |
|      | 3.7.7           | DISPLAY_mem : 0x5c               |
| 3.8  |                 | 28                               |
| 0.0  | 3.8.1           | FAIL: 0x5d                       |
| 3.9  | HALT            | 28                               |
| 0.5  | 3.9.1           | HALT: 0x5e                       |
| 3 10 |                 |                                  |
| 5.10 |                 | INC A: 0x5f                      |
|      |                 | INC_B: 0x60                      |
|      | 3.10.2          | INC_U0: 0x61                     |
|      | 3.10.3 $3.10.4$ | INC_U1: 0x62                     |
|      | 3.10.4 $3.10.5$ | INC U2:0x63                      |
|      |                 | <del>_</del>                     |
|      | 3.10.6          | <del>_</del>                     |
| ก 11 | 3.10.7          | INC_mem: 0x65 30                 |
| 3.11 |                 | 30                               |
|      | 3.11.1          | JMP_const : 0x66                 |
|      | 3.11.2          | JMP_if_eq: 0x67                  |
|      | 3.11.3          | JMP_if_ge: 0x68                  |
|      | 3.11.4          | JMP_if_gt: 0x69                  |
|      | 3.11.5          | JMP_if_le: 0x6a                  |
|      | 3.11.6          | JMP_if_lt: 0x6b                  |
|      | 3.11.7          | JMP_if_neq: 0x6c                 |
|      | 3.11.8          | JMP_ptr: 0x6d                    |
|      | 3.11.9          | JMP_sel_bit_0: 0x6e 31           |
|      |                 | JMP_sel_bit_1:0x6f               |
|      |                 | $JMP\_sel\_bit\_2:0x70 \dots 32$ |
|      |                 | JMP_sel_bit_3:0x71 32            |
|      |                 | $JMP\_sel\_bit\_4:0x72 \dots 32$ |
|      | 3.11.14         | JMP_sel_bit_5:0x73 32            |
|      |                 |                                  |

S. Daviau Page 4/42

|                       | 7177                    | ~ ~              |
|-----------------------|-------------------------|------------------|
|                       |                         | 33               |
| 3.11.16               | JMP_sel_bit_7:0x75      | 33               |
| 3.12  LED .           |                         | 33               |
| 3.12.1                | LED_tgl: 0x76           | 33               |
| $3.13  \mathrm{LOAD}$ |                         | 33               |
| 3.13.1                | LOAD_const_to_A : 0x77  | 33               |
|                       |                         | 33               |
| 3.13.3                |                         | 34               |
| 3.13.4                |                         | 34               |
|                       |                         | 34               |
| 3.13.6                |                         | 34               |
| 3.13.0 $3.13.7$       |                         | 34               |
|                       | <b>—</b> = =            |                  |
| 3.13.8                | <u> </u>                | 34               |
|                       | <del>_</del> = =        | 35               |
| $3.14\mathrm{NEG}$ .  |                         | 35               |
| 3.14.1                | NEG_A: 0x83             | 35               |
| 3.14.2                | NEG_B: 0x84             | 36               |
| 3.14.3                | NEG_U0:0x85             | 36               |
| 3.14.4                | NEG_U1:0x86             | 36               |
| 3.14.5                |                         | 36               |
| 3.14.6                |                         | 36               |
| 3.14.7                |                         | 36               |
|                       |                         | 37               |
| 3.15.1                |                         | 37<br>37         |
|                       |                         | 37               |
| 3.16.1                |                         | 37               |
| 3.16.1 $3.16.2$       | <del>_</del>            | 37               |
|                       | <del>_</del>            |                  |
| 3.16.3                | <del>_</del>            | 37               |
| 3.16.4                |                         | 37<br>3 <b>-</b> |
| 3.16.5                | <del>_</del>            | 37               |
| 3.16.6                | <del>_</del>            | 38               |
| 3.17 OR               |                         | 38               |
| 3.17.1                |                         | 38               |
| 3.17.2                | OR_U0_B_to_itself: 0x92 | 38               |
| 3.17.3                | OR_U1_B_to_itself: 0x93 | 38               |
| 3.17.4                | OR_U2_B_to_itself: 0x94 | 38               |
| 3.17.5                | OR_U3_B_to_itself: 0x95 | 38               |
| $3.18\mathrm{RET}$ .  |                         | 39               |
| 3.18.1                | RET: 0x96               | 39               |
| 3.19 SHIFT            |                         | 39               |
| 3.19.1                |                         | 39               |
| - '                   |                         | -                |

S. Daviau Page 5/42

|      | 3.19.2                 | SHIFTL_B: 0x98                                                     | 39 |
|------|------------------------|--------------------------------------------------------------------|----|
|      | 3.19.3                 | SHIFTL_U0:0x99                                                     | 39 |
|      | 3.19.4                 | SHIFTL_U1: 0x9a                                                    | 39 |
|      | 3.19.5                 | SHIFTL_U2:0x9b                                                     | 39 |
|      | 3.19.6                 | SHIFTL_U3:0x9c                                                     | 40 |
| 3.20 | SHIFTI                 | R                                                                  | 40 |
|      | 3.20.1                 | SHIFTR_A: 0x9d                                                     | 40 |
|      | 3.20.2                 | SHIFTR_B: 0x9e                                                     | 40 |
|      | 3.20.3                 | SHIFTR_U0:0x9f                                                     | 40 |
|      | 3.20.4                 | SHIFTR_U1:0xa0                                                     | 40 |
|      | 3.20.5                 | SHIFTR_U2:0xa1                                                     | 40 |
|      | 3.20.6                 | $SHIFTR\_U3: Oxa2 \dots \dots \dots \dots \dots \dots \dots \dots$ | 41 |
| 3.21 | $\operatorname{SLEEP}$ |                                                                    | 41 |
|      | 3.21.1                 | SLEEP_A: 0xa3                                                      | 41 |
|      | 3.21.2                 | SLEEP_B: 0xa4                                                      | 41 |
|      | 3.21.3                 | SLEEP_U0: 0xa5                                                     | 41 |
|      | 3.21.4                 | SLEEP_U1: 0xa6                                                     | 41 |
|      | 3.21.5                 | SLEEP_U2: 0xa7                                                     | 41 |
|      | 3.21.6                 | SLEEP_U3: 0xa8                                                     | 41 |
|      | 3.21.7                 | SLEEP_const: 0xa9                                                  | 42 |
|      | 3.21.8                 | SLEEP_mem: Oxaa                                                    | 42 |
| 3.22 | STORE                  | Σ                                                                  | 42 |
|      | 3.22.1                 | STORE_A_to_address: 0xab                                           | 42 |
|      | 3.22.2                 | STORE B to address: 0xac                                           | 42 |

## 1 Registers

 $Available\ registers:$ 

- A: multi-purpose register. Is not overwriten quietly.
- B: work register. Used in many operations as a buffer
- U#: user registers. Will **never** be overwritten unless *explicitely* mentionned (see the instructions for more detail). There are only 4 of those currently.
- ret : not directly accessible. Used with CALL and RET
- cmp: not directly accessible. Used with CMP and JMPxxx
- disp: used to display something in decimal. Write-only.
- C: single bit register

S. Daviau Page 6/42

## 2 High level instructions

#### 2.1 ABRT

```
Set error bit and halt
— ABRT (size: 1, duration: 3)
```

#### 2.2 ADD

Add a value from a register/memory address/const to a register or a memory address and save it in register A

```
ADD A, U# (size: 1, duration: 6)
ADD R, B (size: 1, duration: 5)
ADD R, A (size: 1, duration: 6)
ADD R, @OxHH (size: 2, duration: 9)
ADD R, #OxHH (size: 2, duration: 7)
ADD @OxHH, @OxHH (size: 3, duration: 13)
ADD @OxHH, R (size: 2, duration: 9)
ADD #OxHH, #OxHH (size: 3, duration: 9)
ADD @OxHH, #OxHH (size: 3, duration: 10)
```

#### 2.3 AND

```
AND two registers, save the result to the first operand — AND R, B (size: 1, duration: 5)
```

#### 2.4 CALL

Jump to specified address and save current PC in Ret register. Useful for subroutines.

```
— CALL #0xHH (size : 2, duration : 7)
```

#### 2.5 CLR

```
Clear a register/mem address. Clears B if parameter is an address

— CLR A (size: 1, duration: 6)

— CLR U# (size: 1, duration: 6)

— CLR @OxHH (size: 3, duration: 11)
```

S. Daviau Page 7/42

#### 2.6 CMP

Compare two values (substracts them) and store the result in CMP register. Overwrites B.

```
CMP R, @OxHH (size: 2, duration: 12)
CMP A, B (size: 1, duration: 8)
CMP A, U# (size: 1, duration: 8)
CMP R, #0xHH (size: 2, duration: 10)
CMP U#, A (size: 1, duration: 8)
CMP R (size: 1, duration: 4)
CMP @OxHH (size: 2, duration: 7)
```

#### 2.7 DISP

Display a value contained in specified register/memory address as an unsigned integer.

```
DISP R (size: 1, duration: 4)DISP @OxHH (size: 1, duration: 7)
```

#### 2.8 HALT

```
Halt the CPU
— HALT (size: 1, duration: 3)
```

#### 2.9 INC

Increment register or value at memory address

```
INC R (size: 1, duration: 5)INC @OxHH (size: 2, duration: 8)
```

#### 2.10 JMP

```
Go to specified address

— JMP @OxhH (size : 2, duration : 7)
```

— JMP #0xHH (size : 2, duration : 5)

#### 2.11 **JMPBIT**

 ${\it Go~to~specified~address~if~selected~bit~of~comparison~register~is~1.}$ 

— JMPBIT %b, #0xHH (size : 2, duration : 6)

#### 2.12 **JMPEQ**

Go to specified address if comparison register is zero.

— JMPEQ #0xHH (size : 2, duration : 6)

S. Daviau Page 8/42

#### 2.13 JMPGE

```
Go to specified address if comparison register is positive (or zero).

— JMPGE #0xHH (size : 2, duration : 6)
```

#### 2.14 JMPGT

```
Go to specified address if comparison register is strictly positive.

— JMPGT #0xHH (size : 2, duration : 6)
```

#### 2.15 JMPLE

```
Go to specified address if comparison register is negative or zero.

— JMPLE #0xHH (size : 2, duration : 6)
```

#### 2.16 JMPLT

```
Go to specified address if comparison register is strictly negative.

— JMPLT #0xHH (size : 2, duration : 6)
```

## 2.17 **JMPNEQ**

```
Go to specified address if comparison register is NOT zero.

— JMPNEQ #0xHH (size: 2, duration: 6)
```

#### 2.18 JMPPTR

```
Go to address value at memory address.

— JMPPTR @OxHH (size : 2, duration : 7)
```

#### 2.19 LEDTGL

```
Toggle led. Useful for debugging.
— LEDTGL (size: 1, duration: 4)
```

S. Daviau Page 9/42

#### $2.20 \quad MOV$

Move a value from a register/memory address/const to a register or a memory address

```
MOV A, R (size: 1, duration: 4)
MOV B, R (size: 1, duration: 4)
MOV U#, A (size: 1, duration: 4)
MOV U#, B (size: 1, duration: 4)
MOV R, @OxHH (size: 2, duration: 7)
MOV R, #OxHH (size: 2, duration: 5)
MOV @OxHH, R (size: 2, duration: 6)
MOV @OxHH, @OxHH (size: 3, duration: 10)
MOV @OxHH, #OxHH (size: 3, duration: 7)
```

#### 2.21 NEG

Compute two's complement of register/memory (useful for substractions), and store result in itself.

```
NEG R (size: 1, duration: 6)NEG @OxHH (size: 2, duration: 9)
```

#### 2.22 NOP

```
Go to next address
— NOP (size: 1, duration: 3)
```

#### 2.23 NOT

```
Invert bit by bit register, and store result in itself
— NOT R (size: 1, duration: 5)
```

#### 2.24 OR

```
OR two registers, save the result to the first operand
— OR A, B (size: 1, duration: 5)
```

```
— OR U#, B (size : 1, duration : 5)
```

#### 2.25 RET

```
Revert PC to value saved in Ret register. Use with CALL.

— RET (size: 1, duration: 4)
```

#### 2.26 SHIFTL

```
Shift register to the left
— SHIFTL R (size: 1, duration: 5)
```

S. Daviau Page 10/42

#### 2.27 SHIFTR

```
Shift register to the right
— SHIFTR R (size: 1, duration: 5)
```

#### 2.28 SLEEP

Pause clock for specified amount of ticks

- SLEEP R (size: 1, duration: 4)
- SLEEP #0xHH (size : 1, duration : 5)
- SLEEP @0xHH (size : 1, duration : 7)

#### 2.29 SUB

Sub a value from a memory/register to register A and save it in register A. Overwrites B.

- SUB R, @OxHH (size : 2, duration : 12)
- SUB A, R (size: 1, duration: 9)

#### 2.30 XOR

XOR two registers, save the result to the first operand

- XOR A, B (size: 1, duration: 5)
- XOR A, A (size: 1, duration: 6)
- XOR U#, U# (size : 1, duration : 6)

## 3 Instructions (low level)

#### 3.1 default

#### 3.1.1 default: 0x00

Micro-instructions:

1. outPC, loadRAM

- 2. outRAM, incPC
- ${\tt loadInstruction},$

## 3.2 ADD

#### 3.2.1 ADD\_A\_to\_A: 0x01

 ${\it Micro-instructions}$ :

1. outA, loadB

- 3. outALU, loadA
- 2. enableAdd, loadALU, outA
- 4. clearMIcounter

S. Daviau Page 11/42

### 3.2.2 ADD\_A\_to\_U0:0x02

Micro-instructions:

1. outA, loadB

- 3. outALU, loadU0
- 2. enableAdd, loadALU, outU0
- 4. clearMIcounter

## 3.2.3 ADD\_A\_to\_U1:0x03

Micro-instructions:

1. outA, loadB

- 3. outALU, loadU1
- 2. enableAdd, loadALU, outU1
- 4. clearMIcounter

## 3.2.4 ADD\_A\_to\_U2: 0x04

Micro-instructions:

1. outA, loadB

- 3. outALU, loadU2
- 2. enableAdd, loadALU, outU2
- 4. clearMIcounter

#### 3.2.5 ADD\_A\_to\_U3: 0x05

Micro-instructions:

1. outA, loadB

- 3. outALU, loadU3
- 2. enableAdd, loadALU, outU3
- 4. clearMIcounter

#### $3.2.6 \quad ADD\_A\_to\_mem: 0x06$

 ${\it Micro-instructions}$ :

1. outPC, loadRAM

- 5. enableAdd, loadALU, outA
- 2. outRAM, loadMemAddr, incPC
- 6. outALU, storeRAM
- $3. \ {\tt loadRAM}, \, {\tt outMemAddr}$
- 7. clearMIcounter

4. outRAM, loadB

#### 3.2.7 ADD\_B\_to\_A: 0x07

 ${\it Micro-instructions}$ :

- $1. \ \mathtt{enableAdd}, \, \mathtt{loadALU}, \, \mathtt{outA}$
- 3. clearMIcounter

 $2. \ \mathtt{outALU}, \, \mathtt{loadA}$ 

S. Daviau Page 12/42

#### ADD\_B\_to\_U0:0x08 3.2.8

Micro-instructions:

- 1. enableAdd, loadALU, outU0
- 2. outALU, loadU0

- 3. clearMIcounter
- ADD\_B\_to\_U1:0x09 3.2.9

 ${\it Micro-instructions}$  :

- $1. \ \mathtt{enableAdd}, \ \mathtt{loadALU}, \ \mathtt{outU1}$
- 2. outALU, loadU1

- 3. clearMIcounter
- 3.2.10  $ADD_B_{to}U2:0x0a$

Micro-instructions:

- 1. enableAdd, loadALU, outU2
- 2. outALU, loadU2

- 3. clearMIcounter
- 3.2.11 $ADD_B_{to}U3:0x0b$

Micro-instructions:

- 1. enableAdd, loadALU, outU3
- 2. outALU, loadU3

- 3. clearMIcounter
- $ADD\_U0\_to\_A:0x0c$

Micro-instructions:

- 1. outUO, loadB
- 2. enableAdd, loadALU, outA
- 3. outALU, loadA
- 4. clearMIcounter
- 3.2.13  $ADD\_U0\_to\_mem: 0x0d$

Micro-instructions:

- 1. outPC, loadRAM
- $2. \ \mathtt{outRAM}, \ \mathtt{loadMemAddr}, \ \mathtt{incPC}$
- 3. loadRAM, outMemAddr
- 4. outRAM, loadB

- 5. enableAdd, loadALU, outU0
- 6. outALU, storeRAM
- 7. clearMIcounter

S. Daviau Page 13/42

## 3.2.14 ADD\_U1\_to\_A: 0x0e

Micro-instructions:

- 1. outU1, loadB 3. outALU, loadA
- 2. enableAdd, loadALU, outA 4. clearMIcounter

#### 3.2.15 ADD\_U1\_to\_mem: 0x0f

Micro-instructions:

- 1. outPC, loadRAM 5. enableAdd, loadALU, outU1
- 2. outRAM, loadMemAddr, incPC 6. outALU, storeRAM
- 3. loadRAM, outMemAddr
  4. outRAM, loadB
  7. clearMIcounter

## 3.2.16 ADD\_U2\_to\_A: 0x10

Micro-instructions:

- 1. outU2, loadB 3. outALU, loadA
- $2. \ {\tt enableAdd, loadALU, outA} \qquad \qquad 4. \ {\tt clearMIcounter}$

#### 3.2.17 ADD\_U2\_to\_mem: 0x11

 ${\it Micro-instructions}$ :

- 1. outPC, loadRAM 5. enableAdd, loadALU, outU2
- 2. outRAM, loadMemAddr, incPC 6. outALU, storeRAM
- 3. loadRAM, outMemAddr
- 4. outRAM, loadB 7. clearMIcounter

#### 3.2.18 ADD\_U3\_to\_A: 0x12

Micro-instructions:

- 1. outU3, loadB 3. outALU, loadA
- 2. enableAdd, loadALU, outA 4. clearMIcounter

S. Daviau Page 14/42

## 3.2.19 ADD\_U3\_to\_mem: 0x13

Micro-instructions:

1. outPC, loadRAM 5. enableAdd, loadALU, outU3

6. outALU, storeRAM

- 2. outRAM, loadMemAddr, incPC
- 3. loadRAM, outMemAddr
- 4. outRAM, loadB 7. clearMIcounter

#### 3.2.20 ADD\_const\_to\_A: 0x14

Micro-instructions:

- 1. outPC, loadRAM 4. outALU, loadA
- 2. outRAM, loadB, incPC
- 3. enableAdd, loadALU, outA 5. clearMIcounter

## 3.2.21 ADD\_const\_to\_U0: 0x15

Micro-instructions:

- 1. outPC, loadRAM 4. outALU, loadU0
- 2. outRAM, loadB, incPC
- 3. enableAdd, loadALU, outU0 5. clearMIcounter

## 3.2.22 ADD\_const\_to\_U1: 0x16

Micro-instructions:

- 1. outPC, loadRAM 4. outALU, loadU1
- 2. outRAM, loadB, incPC
- 3. enableAdd, loadALU, outU1 5. clearMIcounter

#### 3.2.23 ADD\_const\_to\_U2: 0x17

Micro-instructions:

- 1. outPC, loadRAM 4. outALU, loadU2
- 2. outRAM, loadB, incPC
- 3. enableAdd, loadALU, outU2 5. clearMIcounter

S. Daviau Page 15/42

#### 3.2.24 ADD\_const\_to\_U3: 0x18

Micro-instructions:

- 1. outPC, loadRAM 4. outALU, loadU3
- 2. outRAM, loadB, incPC
- 3. enableAdd, loadALU, outU3 5. clearMIcounter

#### 3.2.25 ADD\_const\_to\_const\_in\_A: 0x19

Micro-instructions:

- 1. outPC, loadRAM 5. enableAdd, loadALU, outA
- 2. outRAM, loadA, incPC 6. outALU, loadA
- 3. outPC, loadRAM 6. outALU, loadA
- 4. outRAM, loadB, incPC 7. clearMIcounter

#### $3.2.26 \quad ADD\_const\_to\_mem: 0x1a$

Micro-instructions:

- 1. outPC, loadRAM 6. enableAdd, loadALU, outRAM, 2. outRAM, loadMemAddr, incPC incPC
- 3. loadRAM, outMemAddr
- 4. outRAM, loadB 7. outALU, storeRAM
- 5. outPC, loadRAM 8. clearMIcounter

#### 3.2.27 ADD\_mem\_to\_A: 0x1b

Micro-instructions:

- 1. outPC, loadRAM 5. enableAdd, loadALU, outA
- 2. outRAM, loadMemAddr, incPC
- 3. loadRAM, outMemAddr

  6. outALU, loadA
- 4. outRAM, loadB 7. clearMIcounter

#### 3.2.28 ADD\_mem\_to\_U0:0x1c

 ${\it Micro-instructions}$  :

- 1. outPC, loadRAM 5. enableAdd, loadALU, outU0
- 2. outRAM, loadMemAddr, incPC
- 3. loadRAM, outMemAddr 6. outALU, loadU0
- 4. outRAM, loadB 7. clearMIcounter

S. Daviau Page 16/42

#### 3.2.29 ADD\_mem\_to\_U1:0x1d

Micro-instructions:

1. outPC, loadRAM 5. enableAdd, loadALU, outU1

6. outALU, loadU1

- 2. outRAM, loadMemAddr, incPC
- 3. loadRAM, outMemAddr
- 4. outRAM, loadB 7. clearMIcounter

#### 3.2.30 ADD\_mem\_to\_U2:0x1e

Micro-instructions:

- 1. outPC, loadRAM 5. enableAdd, loadALU, outU2
- 2. outRAM, loadMemAddr, incPC
- 3. loadRAM, outMemAddr
  6. outALU, loadU2
- 4. outRAM, loadB 7. clearMIcounter

#### 3.2.31 ADD\_mem\_to\_U3:0x1f

 ${\it Micro-instructions}$ :

- 1. outPC, loadRAM 5. enableAdd, loadALU, outU3
- 2. outRAM, loadMemAddr, incPC 6. outALU, loadU3
- 3. loadRAM, outMemAddr
- 4. outRAM, loadB 7. clearMIcounter

#### 3.2.32 ADD\_mem\_to\_mem: 0x20

Micro-instructions:

- 1. outPC, loadRAM 7. outMemAddr, loadRAM
- 2. outRAM, loadMemAddr 8. outRAM, loadB, incPC
- 3. outMemAddr, loadRAM 9. loadALU, enableAdd, outA
- 4. outRAM, loadA, incPC
- 5. outPC, loadRAM 10. outALU, storeRAM
- 6. outRAM, loadMemAddr 11. clearMIcounter

S. Daviau Page 17/42

#### 3.3 AND

#### 3.3.1 AND\_A\_B\_to\_itself: 0x21

Micro-instructions:

- 1. enableAND, loadALU, outA
- 3. clearMIcounter

2. outALU, loadA

#### 3.3.2 AND\_U0\_B\_to\_itself: 0x22

Micro-instructions:

- 1. enableAND, loadALU, outU0
- 3. clearMIcounter

2. outALU, loadU0

## 3.3.3 AND\_U1\_B\_to\_itself: 0x23

Micro-instructions:

- 1. enableAND, loadALU, outU1
- 3. clearMIcounter

2. outALU, loadU1

#### 3.3.4 AND\_U2\_B\_to\_itself: 0x24

Micro-instructions:

- 1. enableAND, loadALU, outU2
- 3. clearMIcounter

2. outALU, loadU2

### 3.3.5 AND\_U3\_B\_to\_itself: 0x25

Micro-instructions:

- 1. enableAND, loadALU, outU3
- 3. clearMIcounter

2. outALU, loadU3

## 3.4 CALL

## 3.4.1 CALL\_addr: 0x26

Micro-instructions:

 $1. \ \mathtt{outPC}, \, \mathtt{loadRAM}$ 

- 4. loadPC, cond\_always, outMemAddr
- $2. \ \mathtt{outRAM}, \ \mathtt{loadMemAddr}, \ \mathtt{incPC}$
- 3. outPC, loadRet

5. clearMIcounter

S. Daviau Page 18/42

#### 3.5 CMP

#### $3.5.1 \quad \text{CMP}\_A\_B : 0x27$

Micro-instructions:

- 1. outB, enableNOT, loadALU
- 2. outALU, enableInc, loadALU
- 3. outALU, loadB

- 4. enableAdd, loadALU, outA
- 5. outALU, loadCmp
- 6. clearMIcounter

## 3.5.2 CMP\_A\_U0: 0x28

Micro-instructions:

- 1. outU0, enableNOT, loadALU
- 2. outALU, enableInc, loadALU
- 3. outALU, loadB

- 4. enableAdd, loadALU, outA
- 5. outALU, loadCmp
- 6. clearMIcounter

## 3.5.3 CMP\_A\_U1: 0x29

Micro-instructions:

- 1. outU1, enableNOT, loadALU
- $2. \ \mathtt{outALU}, \, \mathtt{enableInc}, \, \mathtt{loadALU}$
- 3. outALU, loadB

- 4. enableAdd, loadALU, outA
- 5. outALU, loadCmp
- 6. clearMIcounter

## 3.5.4 CMP\_A\_U2: 0x2a

Micro-instructions:

- 1. outU2, enableNOT, loadALU
- 2. outALU, enableInc, loadALU
- 3. outALU, loadB

- 4. enableAdd, loadALU, outA
- 5. outALU, loadCmp
- 6. clearMIcounter

#### 3.5.5 CMP\_A\_U3: 0x2b

Micro-instructions:

- 1. outU3, enableNOT, loadALU
- 2. outALU, enableInc, loadALU
- $3. \, \, {\tt outALU}, \, {\tt loadB}$

- 4. enableAdd, loadALU, outA
- 5. outALU, loadCmp
- 6. clearMIcounter

S. Daviau Page 19/42

## 3.5.6 CMP\_A\_const: 0x2c

Micro-instructions:

1. outPC, loadRAM

2. outRAM, loadB, incPC

3. outB, enableNOT, loadALU

 $4. \ \mathtt{outALU}, \, \mathtt{enableInc}, \, \mathtt{loadALU}$ 

5. outALU, loadB

6. enableAdd, loadALU, outA

7. outALU, loadCmp

8. clearMIcounter

#### 3.5.7 CMP\_A\_mem: 0x2d

Micro-instructions:

1. outPC, loadRAM

2. outRAM, loadMemAddr, incPC

3. outMemAddr, loadRAM

4. outRAM, loadB

5. outB, enableNOT, loadALU

6. outALU, enableInc, loadALU

7. outALU, loadB

8. enableAdd, loadALU, outA

9. outALU, loadCmp

10. clearMIcounter

#### 3.5.8 CMP\_U0\_A: 0x2e

Micro-instructions:

 $1. \ \mathtt{outA}, \ \mathtt{enableNOT}, \ \mathtt{loadALU}$ 

 $2. \ \mathtt{outALU}, \, \mathtt{enableInc}, \, \mathtt{loadALU}$ 

3. outALU, loadB

4. enableAdd, loadALU, outU0

5. outALU, loadCmp

6. clearMIcounter

#### 3.5.9 CMP\_U0\_const: 0x2f

Micro-instructions:

1. outPC, loadRAM

2. outRAM, loadB, incPC

 $3. \ \mathtt{outB}, \, \mathtt{enableNOT}, \, \mathtt{loadALU}$ 

4. outALU, enableInc, loadALU

5. outALU, loadB

6. enableAdd, loadALU, outU0

7. outALU, loadCmp

8. clearMIcounter

S. Daviau Page 20/42

## 3.5.10 CMP\_U0\_mem: 0x30

Micro-instructions:

| 1. | out.PC. | loadRAM |
|----|---------|---------|
| т. | outro.  | IUaunan |

2. outRAM, loadMemAddr, incPC

3. outMemAddr, loadRAM

4. outRAM, loadB

5. outB, enableNOT, loadALU

6. outALU, enableInc, loadALU

7. outALU, loadB

8. enableAdd, loadALU, outU0

9. outALU, loadCmp

10. clearMIcounter

## 3.5.11 CMP\_U1\_A: 0x31

Micro-instructions:

1. outA, enableNOT, loadALU

2. outALU, enableInc, loadALU

3. outALU, loadB

4. enableAdd, loadALU, outU1

5. outALU, loadCmp

6. clearMIcounter

#### 3.5.12 CMP\_U1\_const : 0x32

Micro-instructions:

1. outPC, loadRAM

 $2. \ \mathtt{outRAM}, \, \mathtt{loadB}, \, \mathtt{incPC}$ 

 $3. \ \mathtt{outB}, \ \mathtt{enableNOT}, \ \mathtt{loadALU}$ 

4. outALU, enableInc, loadALU

 $5. \ \mathtt{outALU}, \, \mathtt{loadB}$ 

6. enableAdd, loadALU, outU1

7. outALU, loadCmp

8. clearMIcounter

#### 3.5.13 CMP\_U1\_mem: 0x33

 ${\it Micro-instructions}$  :

1. outPC, loadRAM

2. outRAM, loadMemAddr, incPC

3. outMemAddr, loadRAM

4. outRAM, loadB

5. outB, enableNOT, loadALU

6. outALU, enableInc, loadALU

7. outALU, loadB

 $8. \ \mathtt{enableAdd}, \, \mathtt{loadALU}, \, \mathtt{outU1}$ 

9. outALU, loadCmp

10. clearMIcounter

S. Daviau Page 21/42

## 3.5.14 CMP\_U2\_A: 0x34

Micro-instructions:

- 1. outA, enableNOT, loadALU
- 2. outALU, enableInc, loadALU
- 3. outALU, loadB

- 4. enableAdd, loadALU, outU2
- 5. outALU, loadCmp
- 6. clearMIcounter

### 3.5.15 CMP\_U2\_const: 0x35

Micro-instructions:

- 1. outPC, loadRAM
- 2. outRAM, loadB, incPC
- 3. outB, enableNOT, loadALU
- 4. outALU, enableInc, loadALU
- 5. outALU, loadB
- 6. enableAdd, loadALU, outU2
- 7. outALU, loadCmp
- 8. clearMIcounter

#### 3.5.16 CMP\_U2\_mem: 0x36

Micro-instructions:

- 1. outPC, loadRAM
- 2. outRAM, loadMemAddr, incPC
- 3. outMemAddr, loadRAM
- 4. outRAM, loadB
- $5. \ \mathtt{outB}, \, \mathtt{enableNOT}, \, \mathtt{loadALU}$
- 6. outALU, enableInc, loadALU
- 7. outALU, loadB
- 8. enableAdd, loadALU, outU2
- 9. outALU, loadCmp
- 10. clearMIcounter

#### 3.5.17 CMP\_U3\_A : 0x37

 ${\it Micro-instructions}$ :

- $1. \ \mathtt{outA}, \, \mathtt{enableNOT}, \, \mathtt{loadALU}$
- 2. outALU, enableInc, loadALU
- $3. \ \mathtt{outALU}, \, \mathtt{loadB}$

- 4. enableAdd, loadALU, outU3
- 5. outALU, loadCmp
- 6. clearMIcounter

S. Daviau Page 22/42

## 3.5.18 CMP\_U3\_const: 0x38

Micro-instructions:

- 1. outPC, loadRAM
- 2. outRAM, loadB, incPC
- 3. outB, enableNOT, loadALU
- $4. \ \mathtt{outALU}, \, \mathtt{enableInc}, \, \mathtt{loadALU}$
- 5. outALU, loadB
- 6. enableAdd, loadALU, outU3
- 7. outALU, loadCmp
- 8. clearMIcounter

#### 3.5.19 CMP\_U3\_mem: 0x39

Micro-instructions:

- 1. outPC, loadRAM
- 2. outRAM, loadMemAddr, incPC
- 3. outMemAddr, loadRAM
- 4. outRAM, loadB
- $5. \ \mathtt{outB}, \, \mathtt{enableNOT}, \, \mathtt{loadALU}$
- 6. outALU, enableInc, loadALU
- 7. outALU, loadB
- 8. enableAdd, loadALU, outU3
- 9. outALU, loadCmp
- 10. clearMIcounter

#### 3.6 COPY

## 3.6.1 COPY: 0x3a

Micro-instructions:

- 1. outPC, loadRAM
- 2. outRAM, loadMemAddr, incPC
- 3. outMemAddr, loadRAM
- 4. outRAM, loadB

- 5. outPC, loadRAM
- 6. outRAM, loadMemAddr, incPC
- 7. storeRAM, outB
- 8. clearMIcounter

#### 3.6.2 COPY\_A\_to\_A: 0x3b

 ${\it Micro-instructions}$ :

1. outA, loadA

2. clearMIcounter

### 3.6.3 COPY\_A\_to\_B: 0x3c

Micro-instructions:

1. outA, loadB

2. clearMIcounter

S. Daviau Page 23/42

Micro-instructions:2. clearMIcounter 1. outA, loadU0  $3.6.5 \quad COPY\_A\_to\_U1: \texttt{0x3e}$ Micro-instructions:1. outA, loadU1 2. clearMIcounter 3.6.6 COPY\_A\_to\_U2:0x3f Micro-instructions:1. outA, loadU2 2. clearMIcounter 3.6.7 COPY\_A\_to\_U3: 0x40  ${\it Micro-instructions}$ : 1. outA, loadU3 2. clearMIcounter 3.6.8 COPY\_A\_to\_cmp: 0x41 Micro-instructions:1. outA, loadCmp 2. clearMIcounter 3.6.9 COPY\_B\_to\_A: 0x42 Micro-instructions:2. clearMIcounter 1. outB, loadA 3.6.10 COPY\_B\_to\_B: 0x43 Micro-instructions:

3.6.4 COPY\_A\_to\_U0: 0x3d

1. outB, loadB

S. Daviau Page 24/42

2. clearMIcounter

Micro-instructions:1. outB, loadU0 2. clearMIcounter 3.6.12 COPY\_B\_to\_U1: 0x45 Micro-instructions:1. outB, loadU1 2. clearMIcounter 3.6.13 COPY\_B\_to\_U2: 0x46 Micro-instructions:1. outB, loadU2 2. clearMIcounter 3.6.14 COPY\_B\_to\_U3: 0x47 Micro-instructions:1. outB, loadU3 2. clearMIcounter 3.6.15 COPY\_B\_to\_cmp: 0x48 Micro-instructions:1. outB, loadCmp 2. clearMIcounter 3.6.16 COPY\_U0\_to\_A: 0x49  ${\it Micro-instructions}$ : 2. clearMIcounter 1. outUO, loadA  $3.6.17 \quad COPY\_U0\_to\_B: \texttt{0x4a}$ Micro-instructions:

3.6.11 COPY\_B\_to\_U0: 0x44

1. outU0, loadB

S. Daviau Page 25/42

2. clearMIcounter

Micro-instructions:1. outU0, loadCmp 2. clearMIcounter 3.6.19 COPY\_U1\_to\_A: 0x4c Micro-instructions:1. outU1, loadA 2. clearMIcounter  $3.6.20 \quad COPY\_U1\_to\_B: \texttt{0x4d}$ Micro-instructions:1. outU1, loadB 2. clearMIcounter 3.6.21 COPY\_U1\_to\_cmp: 0x4e  ${\it Micro-instructions}$  : 2. clearMIcounter 1. outU1, loadCmp 3.6.22 COPY\_U2\_to\_A: 0x4f Micro-instructions:1. outU2, loadA 2. clearMIcounter 3.6.23 COPY\_U2\_to\_B: 0x50 Micro-instructions:2. clearMIcounter 1. outU2, loadB 3.6.24 COPY\_U2\_to\_cmp: 0x51

3.6.18 COPY\_U0\_to\_cmp: 0x4b

 ${\it Micro-instructions}$ :

1. outU2, loadCmp

S. Daviau Page 26/42

2. clearMIcounter

## 3.6.25 COPY\_U3\_to\_A: 0x52

Micro-instructions:

1. outU3, loadA 2. clearMIcounter

#### 3.6.26 COPY\_U3\_to\_B: 0x53

 ${\it Micro-instructions}$  :

1. outU3, loadB 2. clearMIcounter

## 3.6.27 COPY\_U3\_to\_cmp: 0x54

 ${\it Micro-instructions}$  :

1. outU3, loadCmp 2. clearMIcounter

## 3.6.28 COPY\_mem\_to\_cmp: 0x55

Micro-instructions:

1. outPC, loadRAM 4. outRAM, loadCmp

2. outRAM, loadMemAddr, incPC

 $3. \ \mathtt{outMemAddr}, \ \mathtt{loadRAM} \qquad \qquad 5. \ \mathtt{clearMIcounter}$ 

#### 3.7 DISPLAY

## 3.7.1 DISPLAY\_A: 0x56

 ${\it Micro-instructions}$  :

1. outA, loadDisplay 2. clearMIcounter

## **3.7.2 DISPLAY\_B**: 0x57

 ${\it Micro-instructions}$  :

1. outB, loadDisplay 2. clearMIcounter

## 3.7.3 DISPLAY\_U0: 0x58

Micro-instructions:

1. outU0, loadDisplay 2. clearMIcounter

S. Daviau Page 27/42

## **3.7.4 DISPLAY\_U1**: 0x59

Micro-instructions:

 $1. \ \mathtt{outU1}, \ \mathtt{loadDisplay}$ 

2. clearMIcounter

## 3.7.5 DISPLAY\_U2: 0x5a

Micro-instructions:

1. outU2, loadDisplay

2. clearMIcounter

## 3.7.6 DISPLAY\_U3: 0x5b

Micro-instructions:

1. outU3, loadDisplay

2. clearMIcounter

## 3.7.7 DISPLAY\_mem: 0x5c

 ${\it Micro-instructions}$ :

1. outPC, loadRAM

4. outRAM, loadDisplay

2. outRAM, loadMemAddr, incPC

3. loadRAM, outMemAddr

 $5. \ {\tt clearMIcounter}$ 

#### 3.8 FAIL

#### 3.8.1 FAIL: 0x5d

Micro-instructions:

1. error, halt

#### 3.9 HALT

## 3.9.1 HALT: 0x5e

Micro-instructions:

1. halt

S. Daviau Page 28/42

#### 3.10 INC

#### 3.10.1 INC\_A: 0x5f

Micro-instructions:

- 1. outA, enableInc, loadALU
- 2. outALU, loadA

3. clearMIcounter

#### 3.10.2 INC\_B: 0x60

Micro-instructions:

- 1. outB, enableInc, loadALU
- 2. outALU, loadB

3. clearMIcounter

## 3.10.3 INC\_U0: 0x61

Micro-instructions:

- 1. outU0, enableInc, loadALU
- 2. outALU, loadU0

3. clearMIcounter

#### 3.10.4 INC\_U1: 0x62

Micro-instructions:

- $1. \ \mathtt{outU1}, \, \mathtt{enableInc}, \, \mathtt{loadALU}$ 
  - oadALU
- 2. outALU, loadU1

3. clearMIcounter

### 3.10.5 INC\_U2: 0x63

Micro-instructions:

- 1. outU2, enableInc, loadALU
- 3. clearMIcounter

2. outALU, loadU2

#### 3.10.6 INC\_U3: 0x64

Micro-instructions:

- 1. outU3, enableInc, loadALU
- 3. clearMIcounter
- 2. outALU, loadU3

S. Daviau Page 29/42

## 3.10.7 INC\_mem: 0x65

Micro-instructions:

1. outPC, loadRAM

- 4. outRAM, enableInc, loadALU
- 2. outRAM, loadMemAddr, incPC
- 5. outALU, storeRAM
- 3. outMemAddr, loadRAM
- 6. clearMIcounter

## 3.11 JMP

## $3.11.1 \quad JMP\_const: 0x66$

Micro-instructions:

1. outPC, loadRAM

- 3. clearMIcounter
- 2. outRAM, loadPC, cond\_always

## 3.11.2 JMP\_if\_eq: 0x67

 ${\it Micro-instructions}$  :

1. outPC, loadRAM

3. outRAM, loadPC, cond\_null

2. incPC

4. clearMIcounter

## 3.11.3 JMP\_if\_ge: 0x68

Micro-instructions:

 $1. \ \mathtt{outPC}, \ \mathtt{loadRAM}$ 

cond\_null

- $2.\ {\tt incPC}$
- $3. \ \mathtt{outRAM}, \quad \mathtt{loadPC}, \quad \mathtt{cond\_pos},$
- 4. clearMIcounter

## 3.11.4 JMP\_if\_gt: 0x69

Micro-instructions:

1. outPC, loadRAM

cond\_not\_null

- 2. incPC
- 3. outRAM, loadPC, cond\_pos,
- 4. clearMIcounter

S. Daviau Page 30/42

## 3.11.5 JMP\_if\_le: 0x6a

Micro-instructions:

1. outPC, loadRAM cond\_null

2. incPC

3. outRAM, loadPC, cond\_neg, 4. clearMIcounter

#### 3.11.6 JMP\_if\_lt: 0x6b

 ${\it Micro-instructions}$  :

1. outPC, loadRAM cond\_not\_null

2. incPC

3. outRAM, loadPC, cond\_neg, 4. clearMIcounter

## $3.11.7 \quad JMP\_if\_neq: 0x6c$

Micro-instructions:

1. outPC, loadRAM invert\_cond

2. incPC

3. outRAM, loadPC, cond\_null, 4. clearMIcounter

## 3.11.8 JMP\_ptr: 0x6d

 ${\it Micro-instructions}$  :

1. outPC, loadRAM 4. outRAM, loadPC, cond\_always

 $2. \ \mathtt{outRAM}, \ \mathtt{loadMemAddr}$ 

 $3. \ \mathtt{outMemAddr}, \ \mathtt{loadRAM} \qquad \qquad 5. \ \mathtt{clearMIcounter}$ 

#### $3.11.9 \quad JMP\_sel\_bit\_0: 0x6e$

 ${\it Micro-instructions}$ :

1. outPC, loadRAM 3. outRAM, loadPC, cond\_selected\_bit

2. incPC 4. clearMIcounter

S. Daviau Page 31/42

## 3.11.10 JMP\_sel\_bit\_1:0x6f

Micro-instructions:

- 1. outPC, loadRAM selector0
- 2. incPC
- 3. outRAM, loadPC, cond\_selected\_bit, 4. clearMIcounter

#### 3.11.11 JMP\_sel\_bit\_2:0x70

Micro-instructions:

- 1. outPC, loadRAM selector1
- 2. incPC
- 3. outRAM, loadPC, cond\_selected\_bit, 4. clearMIcounter

## 3.11.12 JMP\_sel\_bit\_3:0x71

Micro-instructions:

- 1. outPC, loadRAM selector0, selector1
- 2. incPC
- $3. \text{ outRAM}, \text{loadPC}, \text{cond\_selected\_bit}, 4. \text{ clearMIcounter}$

## 3.11.13 JMP\_sel\_bit\_4:0x72

 ${\it Micro-instructions}$  :

- 1. outPC, loadRAM selector2
- 2. incPC
- 3. outRAM, loadPC, cond\_selected\_bit, 4. clearMIcounter

## $3.11.14 \quad JMP\_sel\_bit\_5:0x73$

 ${\it Micro-instructions}$ :

- 1. outPC, loadRAM selector0, selector2
- $2. \; {\tt incPC}$
- 3. outRAM, loadPC, cond\_selected\_bit, 4. clearMIcounter

S. Daviau Page 32/42

## 3.11.15 JMP\_sel\_bit\_6: 0x74

Micro-instructions:

1. outPC, loadRAM selector1, selector2

- 2. incPC
- 3. outRAM, loadPC, cond\_selected\_bit, 4. clearMIcounter

#### 3.11.16 JMP\_sel\_bit\_7:0x75

Micro-instructions:

1. outPC, loadRAM selector0, selector1,

2. incPC selector2

3. outRAM, loadPC, cond\_selected\_bit, 4. clearMIcounter

#### 3.12 LED

#### 3.12.1 LED\_tgl: 0x76

 ${\it Micro-instructions}$  :

1. flipLed 2. clearMIcounter

#### 3.13 LOAD

#### $3.13.1 \quad LOAD\_const\_to\_A : 0x77$

 ${\it Micro-instructions}$  :

1. outPC, loadRAM 3. clearMIcounter

2. outRAM, loadA, incPC

## $3.13.2 \quad LOAD\_const\_to\_B : 0x78$

Micro-instructions:

1. outPC, loadRAM 3. clearMIcounter

2. outRAM, loadB, incPC

S. Daviau Page 33/42

## $3.13.3 \quad LOAD\_const\_to\_U0: 0x79$

Micro-instructions:

1. outPC, loadRAM

- 3. clearMIcounter
- 2. outRAM, loadUO, incPC

#### $3.13.4 \quad LOAD\_const\_to\_U1: 0x7a$

Micro-instructions:

1. outPC, loadRAM

- 3. clearMIcounter
- 2. outRAM, loadU1, incPC

#### 3.13.5 LOAD\_const\_to\_U2: 0x7b

Micro-instructions:

1. outPC, loadRAM

- 3. clearMIcounter
- 2. outRAM, loadU2, incPC

#### 3.13.6 LOAD\_const\_to\_U3: 0x7c

Micro-instructions:

1. outPC, loadRAM

- 3. clearMIcounter
- 2. outRAM, loadU3, incPC

### 3.13.7 LOAD\_ptr\_to\_A: 0x7d

Micro-instructions:

1. outPC, loadRAM

- 4. outRAM, loadA
- 2. outRAM, loadMemAddr, incPC
- $3. \ \mathtt{outMemAddr}, \, \mathtt{loadRAM}$
- 5. clearMIcounter

## 3.13.8 LOAD\_ptr\_to\_B: 0x7e

Micro-instructions:

1. outPC, loadRAM

- 4. outRAM, loadB
- 2. outRAM, loadMemAddr, incPC
- 3. outMemAddr, loadRAM
- 5. clearMIcounter

S. Daviau Page 34/42

## $3.13.9 \quad LOAD\_ptr\_to\_U0: 0x7f$

Micro-instructions:

- 1. outPC, loadRAM 4. outRAM, loadUO
- 2. outRAM, loadMemAddr, incPC
- 3. outMemAddr, loadRAM 5. clearMIcounter

#### 3.13.10 LOAD\_ptr\_to\_U1: 0x80

 ${\it Micro-instructions}$  :

- 1. outPC, loadRAM 4. outRAM, loadU1
- 2. outRAM, loadMemAddr, incPC
- 3. outMemAddr, loadRAM 5. clearMIcounter

## $3.13.11 \quad LOAD\_ptr\_to\_U2:0x81$

Micro-instructions:

- 1. outPC, loadRAM 4. outRAM, loadU2
- 2. outRAM, loadMemAddr, incPC
- 3. outMemAddr, loadRAM 5. clearMIcounter

#### 3.13.12 LOAD\_ptr\_to\_U3: 0x82

 ${\it Micro-instructions}$  :

- 1. outPC, loadRAM 4. outRAM, loadU3
- 2. outRAM, loadMemAddr, incPC
- 3. outMemAddr, loadRAM 5. clearMIcounter

#### 3.14 NEG

#### 3.14.1 NEG\_A: 0x83

Micro-instructions:

- 1. outA, enableNOT, loadALU
- 3. outALU, loadA
- $2. \ \mathtt{outALU}, \, \mathtt{enableInc}, \, \mathtt{loadALU}$
- $4. \ {\tt clearMIcounter}$

S. Daviau Page 35/42

#### 3.14.2 NEG\_B: 0x84

Micro-instructions:

- 1. outB, enableNOT, loadALU 3.
- 2. outALU, enableInc, loadALU
- 3. outALU, loadB
- 4. clearMIcounter

#### 3.14.3 NEG\_U0: 0x85

Micro-instructions:

- 1. outU0, enableNOT, loadALU
- 3. outALU, loadU0
- 2. outALU, enableInc, loadALU
- 4. clearMIcounter

#### 3.14.4 NEG\_U1: 0x86

Micro-instructions:

- 1. outU1, enableNOT, loadALU
- 3. outALU, loadU1
- 2. outALU, enableInc, loadALU
- 4. clearMIcounter

#### 3.14.5 NEG\_U2: 0x87

Micro-instructions:

- 1. outU2, enableNOT, loadALU
- 3. outALU, loadU2
- 2. outALU, enableInc, loadALU
- 4. clearMIcounter

#### 3.14.6 NEG\_U3: 0x88

 ${\it Micro-instructions}$ :

- 1. outU3, enableNOT, loadALU
- 3. outALU, loadU3
- 2. outALU, enableInc, loadALU
- 4. clearMIcounter

#### 3.14.7 NEG\_mem: 0x89

Micro-instructions:

1. outPC, loadRAM

- 5. outALU, enableInc, loadALU
- 2. outRAM, loadMemAddr
- 3. outMemAddr, loadRAM, incPC
- 6. outALU, storeRAM
- 4. outRAM, enableNOT, loadALU
- 7. clearMIcounter

S. Daviau Page 36/42

## 3.15 NOP

## 3.15.1 NOP: 0x8a

Micro-instructions:

1. clearMIcounter

## 3.16 NOT

## 3.16.1 NOT\_A: 0x8b

 ${\it Micro-instructions}$ :

- 1. enableNOT, loadALU, outA
- 2. outALU, loadA

3. clearMIcounter

## 3.16.2 NOT\_B: 0x8c

Micro-instructions:

- 1. enableNOT, loadALU, outB
- 3. clearMIcounter

2. outALU, loadB

## 3.16.3 NOT\_U0: 0x8d

Micro-instructions:

- 1. enableNOT, loadALU, outU0
- 3. clearMIcounter

2. outALU, loadU0

#### 3.16.4 NOT\_U1: 0x8e

 ${\it Micro-instructions}$  :

- 1. enableNOT, loadALU, outU1 3. clearMIcounter
- 2. outALU, loadU1

## 3.16.5 NOT\_U2: 0x8f

Micro-instructions:

- 1. enableNOT, loadALU, outU2 3. clearMIcounter

2. outALU, loadU2

Page 37/42 S. Daviau

## 3.16.6 NOT\_U3: 0x90

Micro-instructions:

- 1. enableNOT, loadALU, outU3
- 3. clearMIcounter
- 2. outALU, loadU3

#### 3.17 OR

## 3.17.1 OR\_A\_B\_to\_itself: 0x91

Micro-instructions:

- 1. enableOR, loadALU, outA
- 3. clearMIcounter
- 2. outALU, loadA

## 3.17.2 OR\_U0\_B\_to\_itself: 0x92

Micro-instructions:

- 1. enableOR, loadALU, outUO
- 3. clearMIcounter
- 2. outALU, loadU0

## 3.17.3 OR\_U1\_B\_to\_itself: 0x93

 ${\it Micro-instructions}$  :

- 1. enableOR, loadALU, outU1
- 3. clearMIcounter

2. outALU, loadU1

### 3.17.4 OR\_U2\_B\_to\_itself: 0x94

Micro-instructions:

- 1. enableOR, loadALU, outU2
- 3. clearMIcounter

2. outALU, loadU2

#### 3.17.5 OR U3 B to itself: 0x95

 ${\it Micro-instructions}:$ 

- 1. enableOR, loadALU, outU3
- 3. clearMIcounter

 $2. \ \mathtt{outALU}, \ \mathtt{loadU3}$ 

S. Daviau Page 38/42

#### 3.18 RET

#### 3.18.1 RET: 0x96

Micro-instructions:

outRet, loadPC, cond\_always

2. clearMIcounter

#### 3.19 **SHIFTL**

#### 3.19.1 SHIFTL A: 0x97

Micro-instructions:

1. outA, enableSHIFTL, loadALU

3. clearMIcounter

2. outALU, loadA

#### 3.19.2 SHIFTL\_B: 0x98

Micro-instructions:

1. outB, enableSHIFTL, loadALU 3. clearMIcounter

2. outALU, loadB

## 3.19.3 SHIFTL\_U0: 0x99

Micro-instructions:

1. outU0, enableSHIFTL, loadALU 3. clearMIcounter

2. outALU, loadU0

## 3.19.4 SHIFTL\_U1: 0x9a

 ${\it Micro-instructions}:$ 

1. outU1, enableSHIFTL, loadALU 3. clearMIcounter

2. outALU, loadU1

#### 3.19.5 $SHIFTL\_U2:0x9b$

Micro-instructions:

1. outU2, enableSHIFTL, loadALU 3. clearMIcounter

2. outALU, loadU2

S. Daviau Page 39/42

#### 3.19.6 SHIFTL\_U3: 0x9c

Micro-instructions:

- 1. outU3, enableSHIFTL, loadALU
  - .
- 3. clearMIcounter

2. outALU, loadU3

#### 3.20 SHIFTR

#### 3.20.1 SHIFTR\_A : 0x9d

Micro-instructions:

- 1. outA, enableSHIFTR, loadALU
- 3. clearMIcounter

2. outALU, loadA

## 3.20.2 SHIFTR\_B: 0x9e

Micro-instructions:

- 1. outB, enableSHIFTR, loadALU
- 3. clearMIcounter

2. outALU, loadB

#### 3.20.3 SHIFTR U0: 0x9f

Micro-instructions:

- 1. outU0, enableSHIFTR, loadALU
- 3. clearMIcounter

2. outALU, loadU0

### 3.20.4 SHIFTR\_U1: 0xa0

Micro-instructions:

- 1. outU1, enableSHIFTR, loadALU
- 3. clearMIcounter

2. outALU, loadU1

#### 3.20.5 SHIFTR U2: 0xa1

 ${\it Micro-instructions}:$ 

- 1. outU2, enableSHIFTR, loadALU
- 3. clearMIcounter

 $2. \ \mathtt{outALU}, \ \mathtt{loadU2}$ 

S. Daviau Page 40/42

#### 3.20.6 SHIFTR\_U3: 0xa2

Micro-instructions:

- 1. outU3, enableSHIFTR, loadALU
- 3. clearMIcounter

2. outALU, loadU3

#### 3.21 SLEEP

## 3.21.1 SLEEP\_A: 0xa3

 ${\it Micro-instructions}:$ 

- 1. outA, loadSleep, incPC
- 2. clearMIcounter

#### 3.21.2 SLEEP\_B: 0xa4

Micro-instructions:

- 1. outB, loadSleep, incPC
- 2. clearMIcounter

## 3.21.3 SLEEP\_U0: 0xa5

Micro-instructions:

- $1. \ \mathtt{outU0}, \, \mathtt{loadSleep}, \, \mathtt{incPC}$
- 2. clearMIcounter

## 3.21.4 SLEEP\_U1: 0xa6

 ${\it Micro-instructions}:$ 

- 1. outU1, loadSleep, incPC
- 2. clearMIcounter

## 3.21.5 SLEEP\_U2: 0xa7

Micro-instructions:

- 1. outU2, loadSleep, incPC
- 2. clearMIcounter

## 3.21.6 SLEEP\_U3: 0xa8

Micro-instructions:

- 1. outU3, loadSleep, incPC
- 2. clearMIcounter

S. Daviau Page 41/42

## 3.21.7 SLEEP\_const: 0xa9

Micro-instructions:

1. outPC, loadRAM

- 3. clearMIcounter
- $2. \ \mathtt{outRAM}, \ \mathtt{loadSleep}, \ \mathtt{incPC}$

## 3.21.8 SLEEP\_mem: 0xaa

 ${\it Micro-instructions}$  :

 $1. \ \mathtt{outPC}, \ \mathtt{loadRAM}$ 

- $4. \ \mathtt{outRAM}, \ \mathtt{loadSleep}$
- 2. outRAM, loadMemAddr, incPC
- 3. loadRAM, outMemAddr
- 5. clearMIcounter

#### **3.22 STORE**

## 3.22.1 STORE\_A\_to\_address: 0xab

Micro-instructions:

1. outPC, loadRAM

- 3. storeRAM, outA
- 2. outRAM, loadMemAddr, incPC
- 4. clearMIcounter

## 3.22.2 STORE\_B\_to\_address: 0xac

Micro-instructions:

1. outPC, loadRAM

- 3. storeRAM, outB
- 2. outRAM, loadMemAddr, incPC
- 4. clearMIcounter

S. Daviau Page 42/42