## Integration of Mixed-Criticality CPS with Criticality Layers

AVICPS 2012

<sup>1</sup>Dionisio de Niz and <sup>2</sup>Anthony Rowe

<sup>1</sup>Software Engineering Institute <sup>2</sup>Electrical & Computer Engineering

Carnegie Mellon University





#### Copyright 2012 Carnegie Mellon University and IEEE

This material is based upon work funded and supported by the Department of Defense under Contract No. FA8721-05-C-0003 with Carnegie Mellon University for the operation of the Software Engineering Institute, a federally funded research and development center.

NO WARRANTY. THIS CARNEGIE MELLON UNIVERSITY AND SOFTWARE ENGINEERING INSTITUTE MATERIAL IS FURNISHED ON AN "AS-IS" BASIS. CARNEGIE MELLON UNIVERSITY MAKES NO WARRANTIES OF ANY KIND, EITHER EXPRESSED OR IMPLIED, AS TO ANY MATTER INCLUDING, BUT NOT LIMITED TO, WARRANTY OF FITNESS FOR PURPOSE OR MERCHANTABILITY, EXCLUSIVITY, OR RESULTS OBTAINED FROM USE OF THE MATERIAL. CARNEGIE MELLON UNIVERSITY DOES NOT MAKE ANY WARRANTY OF ANY KIND WITH RESPECT TO FREEDOM FROM PATENT, TRADEMARK, OR COPYRIGHT INFRINGEMENT.

This material has been approved for public release and unlimited distribution.

This material may be reproduced in its entirety, without modification, and freely distributed in written or electronic form without requesting formal permission. Permission is required for any other use. Requests for permission should be directed to the Software Engineering Institute at <a href="mailto:permission@sei.cmu.edu">permission@sei.cmu.edu</a>.

Carnegie Mellon® is registered in the U.S. Patent and Trademark Office by Carnegie Mellon University.

DM-0000097





## **Integration of Mixed-Criticality Tasks**



Shared Hardware
Can lead to cycle stealing



## **Integration of Mixed-Criticality Tasks**



To avoid interference add temporal protection



## **Integration of Mixed-Criticality Tasks**



<sup>1</sup>ARINC 653



## **Zero-Slack Scheduling**

Start with RM

Calculate the last instant before  $\tau_{HC}$  misses its deadline

this is called the zero-slack instant

Switch to criticality-as-priority

- Splits the execution window into
  - Normal mode (RM)
  - Critical mode (CAPA)





**Critical Mode** 

**Overbooking** 



#### Guarantee

A task is guaranteed to execute for Co if no higher-criticality task overloads

## Layered guarantee

#### **Engineer:**

No task overloads => all task meet their deadlines (Internal testing)

#### Certification authority

- A task is guarantee to execute for C° at its criticality level (safety margin)
  - Disregarding lower-criticality tasks
  - Assuming no higher-criticality task overloads







## Reclaiming Resources in Mixed-Criticality Systems

| Task                                  | Period | Criticality | WCET | NCET | Utility |
|---------------------------------------|--------|-------------|------|------|---------|
| t <sub>1</sub> Surveillance Cov.      | 4      | Mission     | 2    | 2    | {2,2.5} |
| t <sub>2</sub> Collision Avoid.       | 8      | Safety      | 5    | 2.5  |         |
| t <sub>3</sub> Amount of Intelligence | 4      | Mission     | 2    | 2    | {2,2.5} |





## **Using Reclaimed Resources to Maximized Utility**

| Task                                  | Period | Criticality | WCET | NCET | Utility<br>Levels |
|---------------------------------------|--------|-------------|------|------|-------------------|
| t <sub>1</sub> Surveillance Cov.      | 4      | Mission     | 2    | 2    | {2,2.5}           |
| t <sub>2</sub> Collision Avoid.       | 8      | Safety      | 5    | 2.5  |                   |
| t <sub>3</sub> Amount of Intelligence | 4      | Mission     | 2    | 2    | {2,2.5}           |





# Using Reclaimed Resources to Maximized Utility

| Task                                  | Period | Criticality | WCET | NCET | Utility<br>Levels |
|---------------------------------------|--------|-------------|------|------|-------------------|
| t <sub>1</sub> Surveillance Cov.      | 4      | Mission     | 2    | 2    | {2,2.5}           |
| t <sub>2</sub> Collision Avoid.       | 8      | Safety      | 5    | 2.5  |                   |
| t <sub>3</sub> Amount of Intelligence | 4      | Mission     | 2    | 2    | {2,2.5}           |







**ZS-QRAM**: More mission-critical utility from same resources

## Periods as allocation points



Initial allocation with nominal functions

On overload: period degradation with overloaded functions















### **Shared Resources: Priority & Criticality Inversion**



## **Priority & Criticality Inheritance Protocols**

#### Priority and Criticality Inheritance Protocol (PCIP):

 A task holding a lock inherits the <u>highest priority</u> of all tasks requesting the lock AND inherits the <u>highest criticality</u> among all tasks that request the lock (could be different or the same)

#### Priority and Criticality Ceiling Protocol (PCCP):

- Each lock is assigned both a:
  - Priority ceiling that is the highest priority among all tasks that can request the lock
  - Criticality ceiling that is the highest criticality among all tasks that can request the lock
- Both the priority ceiling and the criticality ceiling are inherited by the task that hold the lock
- \* PCCP prevents deadlocks



## **Integration with Criticality Layers**





## **Integration with Criticality Layers**



## **Integration with Criticality Layers**







#### **Certification Standards**

#### DO-178-B/C

- Design Assurance Levels (A-E)
- Based on criticality of failure
- Higher-criticality => stringent validation / larger safety margin

#### ISO-26262

- ¹Automotive Safety Integrity Levels (ASIL) : A-D
- Classification based on risk analysis
- Should protect higher-critical from lower ones

Certification at highest-level if temporal protection cannot avoid it Incremental certification

A criticality layer can be certified ignoring lower-criticality



1. Ficek, et al. "Applying the AUTOSAR timing protection to build safe and

### **Open Issues**

#### Input / Output

- Interrupts
- DMA transactions

#### Network bandwidth

- Single hop
- Multiple hop

#### Memory hierarchy

- Cache
- Memory banks
- Memory bus

#### Shared resources (locking protocols)

Extend protocols to multi-processor (multi-cores)

## **Concluding Remarks**

#### Asymmetric protection (ZS-QRAM)

Efficient overbooking without compromising safety

#### Layered overbooking

Efficient scheduling between critical and non-critical tasks

Sub-layers overbooking within criticality and utility layers increases adaptability of systems

- Zero-Slack Packing algorithms (COP) allows efficient overbooking in partitioned scheduling of multi-core/multi-processor systems
- Priority and Criticality Inheritance Protocols enable predictable locking protocols for resource sharing

#### **Enables Layered Certification**

- Incremental by layers
- Layered safety margins

