CPE 300 - 1001

# **Final Project**



The CPU is segmented into three modules: the **control step counter**, **combinational control gates**, and **datapath**.

### **INPUT and OUTPUT PINS**



The START pin is required to be thrown in order for the CLK to have effect.

Both START and FULL\_RESET activate the INC input for the control unit counter. This allows the counter to continue cycling so that on the next positive edge of the CLK, the CPU can reset when...

When FULL\_RESET is active, the pulse of the CLK will reset the PC and AC registers and allow the CPU to read from the first line of memory once again.



**OUTPUT PINS:** 

[7:0] AC\_TOCPU - The PC register is outputted to the red LED array on the DE2.

[15:0] PC\_TOCPU - The accumulator is outputted to the green LED array on the DE2.

### **TIME QUEST ANALYSIS**



# Operational frequency is determined by:

$$f = \frac{1}{Slack}$$

$$f = \frac{1}{|9.879_E - 9|}$$

 $f = 101224820 \, Hz \, \text{or} \, f = \mathbf{101.2} \, \mathbf{MHz}$ 



Comprised of three sub-modules:

#### **Clock counter**

Responsible for enabling the counter cycle to start and reset as per instructions from the user. The counter is a simple count-up register that will count from 000 to 111 and overflow back to 000 or soft-reset to 000 depending on the required action.

### **Operational code decoder**

This module is responsible for handling what operational code is decoded from the Instruction Register.

An example of a section of OP-code decoding is if IR has sent a 0001 signal. The operational decoder will respond with the following outputs:

#### Counter decoder

The counter decoder will take the binary number generated from the up-counter and decode its value into a corresponding T value. These T values refer to the instruction step when performing an operational code in the datapath.

# **COMBINATIONAL OUTPUT PINS**

| CON | <b>ITROI</b> | CON | 1B:CU |
|-----|--------------|-----|-------|
| COL |              |     | יט.עו |

| CONTROL_COMB.CO |                |            |  |  |
|-----------------|----------------|------------|--|--|
|                 | $\blacksquare$ |            |  |  |
| CLEAR           |                | AC_BUS     |  |  |
| IADD            |                | AC_LOAD    |  |  |
| IAND            | _              | ALUS2      |  |  |
| ICLAC           | _              | ALUS3      |  |  |
| IINAC           | _              | ALUS4      |  |  |
| DMPZ            | _              | ALUS5      |  |  |
| IJPNZ           | _              | ALUS6      |  |  |
| DUMP            | _              | ALUS7      |  |  |
| ILDAC           | _              | ALUS1      |  |  |
| IMOVR           | _              | AR_INC     |  |  |
| IMVAC           |                | AR_LOAD    |  |  |
| INOP            | _              | BUSMEM     |  |  |
| INOT            | _              | DR_BUS_H   |  |  |
| IOR             | _              | DR_BUS_L   |  |  |
| ISTAC           | _              | DR_LOAD    |  |  |
| ISUB            | _              | IR_LOAD    |  |  |
| IXOR            | _              | MEMBUS     |  |  |
| Т0              | _              | PC_BUS     |  |  |
| T1              |                | PC_INC     |  |  |
| T2              |                | PC_LOAD    |  |  |
| T3              |                | PC_RESET   |  |  |
| T4              |                | R_BUS      |  |  |
| T5              |                | R_LOAD     |  |  |
| T6              |                | SOFT_RESET |  |  |
| T7              |                | TR_BUS     |  |  |
| Z               |                | TR_LOAD    |  |  |
|                 | _              | WE         |  |  |
|                 |                |            |  |  |
|                 |                |            |  |  |

#### **COMBINATIONAL OUTPUT PINS cont.**

The operation codes are sent through the combinational output pin gates to determine what parts of the datapath receive signals. The list of output signals are displayed below:

```
PC RESET = CLEAR;
AR LOAD = ( TO | T2 | (ILDAC & T5) | (ISTAC & T5) );
AR INC = ( (ILDAC & T3) | (IJUMP & T3) | (ISTAC & T3) | (IJMPZ & T3 & Z) |
(IJPNZ & T3 & ~Z) );
PC BUS = (T0 | T2);
PC LOAD = ( (IJUMP & T5) | (IJMPZ & T5 & Z) | (IJPNZ & T5 & ~Z) );
PC INC = ( T1 | (ILDAC & (T3 | T4)) | (ISTAC & (T3 | T4)) |
(IJMPZ & (T3 | T4) & ~Z) | (IJPNZ & (T3 | T4) & Z) );
DR BUS H = ( (ILDAC & T5) | (IJUMP & T5) | (ISTAC & T5) | (IJMPZ & T5 & Z) |
(IJPNZ & T5 & ~Z) );
DR BUS L = ( (ILDAC & T7) | (ISTAC & T7) );
DR LOAD = ( T1 | (ILDAC & (T3 | T4 | T6)) | (IJUMP & (T3 | T4)) | (ISTAC &
(T3 | T4 | T6)) | (IJMPZ & (T3 | T4) & Z) | (IJPNZ & (T3 | T4) & ~Z) );
TR BUS = ( (ILDAC & T5) | (IJUMP & T5) | (ISTAC & T5) | (IJMPZ & T5 & Z) |
(IJPNZ & T5 & ~Z) );
TR_LOAD = ( (ILDAC & T4) | (IJUMP & T4) | (ISTAC & T4) | (IJMPZ & T4 & Z) |
(IJPNZ & T4 & ~Z) );
IR LOAD = T2;
R BUS
       = ( (IMOVR & T3) | (T3 & (IADD | ISUB | IAND | IOR | IXOR)) );
R LOAD = (IMVAC & T3);
       = ( (IMVAC & T3) | (ISTAC & T6) );
AC LOAD = ( (ILDAC & T7) | (T3 & (IMOVR | IADD | ISUB | IINAC | ICLAC | IAND
| IOR | IXOR | INOT)) );
       = ( T1 | (ILDAC & (T3 | T4 | T6)) | (IJUMP & (T3 | T4)) |
(IJPNZ & (T3 | T4) & ~Z) | (ISTAC & (T3 | T4)) | (IJMPZ & (T3 | T4)) );
BUSMEM = ( ISTAC & T7 );
        = ( ISTAC & T7 );
ALUS7 = T3 & (INOT | IXOR | IOR | IAND);
ALUS6 = T3 & (INOT | IOR);
ALUS5 = T3 & (INOT | IXOR);
ALUS4 = T3 & (IINAC | ISUB);
ALUS3 = (T3 \& IADD) | (T7 \& ILDAC);
ALUS2 = T3 & (ISUB);
       = T3 & (IINAC | ISUB | IADD);
SOFT RESET = ( (ICLAC & T3) | (ILDAC & T7) | (IJUMP & T5) | (T3 & (IMOVR | IMVAC))
| (ISTAC & T7) | (IJMPZ & T4 & ~Z) | (IJMPZ & T5 & Z) | (IJPNZ & T4 & Z) |
(IJPNZ & T5 & ~Z) | (INOP & T4) | (T3 & (IADD | ISUB | IINAC | IAND | IOR | IXOR | INOT)) );
```

#### **DATAPATH**

Not included in the RTL view below are the variety of tri-busses that were implemented by Quartus to handle the CPU bus. Due to the various intersection regions where the bus wires met with registers, the tri-busses were needed to handle the flow of data.

Through waveform and DE2 board testing, all registers appear to work properly and output to the bus only one register at a time. All other registers when not called to the bus output high impedance.





#### **IMPLEMENTATION DIFFICULTIES**

The overall construction of the CPU was ultimately inhibited by an unknown problem that seems to have resided from within the AC module inside the datapath.

Arithmetic operations such as ADD and SUB were especially problematic. When these kind of operations were required, the AC register would **not** pick up the final value looping back to the AC D flip-flops. So in other words, loading the R register and AC with appropriate values worked up until the point that the arithmetic actually had to occur.

This made me consider debugging the entire ALU sub-module to see if there was something inherently wrong. Even after reconstructing the ALU with many modifications in Verliog, I still could not figure out why the AC was not picking up the final values.



#### **IMPLEMENTATION DIFFICULTIES cont.**



To elaborate, after AC has received the second value for an operation such as AC = AC - R, the AC does not update even after the IR register clearly shows it is attempting subtraction.

Oddly enough, all control unit outputs are behaving as accordingly, so AC\_LOAD is indeed thrown to high.

Overall, all other op-codes did appear to work properly when implemented into the meminit.mif.



This is the adder that may have been a cause of the arithmetic difficulties.

The only other resounding error that seemed to be persistent in my CPU was the PC continued to count while in START position. So regardless is INOP is being sent to the datapath, the only way for the program counter to stop was for START to be turned off.