

# 112-1 SoC Design Laboratory Lab2 submission guide

Teacher: Jiin Lai

TA:楊岭騏、蘇子源

### Lab2 Contents

- Complete course-lab\_2
  - FIR Design based on High-Level-Synthesis
  - Interface with Host by AXI Master, and Stream Interface
  - Deploy on PNYQ-Z2 / KV260
    - OnlineFPGA manual
- Report
- course-lab\_2 github

# Co-Simulation Log

- C-simulation log (TopFunctionName\_csim.log)
  - Transcript of your testbench
  - Usually located at VitisHLSProjectName/solution1/csim/report
- Co-simulation log (TopFunctionName\_cosim.rpt)
  - Transcript of your testbench
  - Usually located at VitisHLSProjectName/solution1/sim/report

| Simulation to    | ool : xsim.         |                       |              |              |                        |            |       |                                          |
|------------------|---------------------|-----------------------|--------------|--------------|------------------------|------------|-------|------------------------------------------|
| <br> - RTL +     | <br> <br>  Status + | Latency(Clock Cycles) |              |              | Interval(Clock Cycles) |            |       | Total Execution Time<br>+ (Clock Cycles) |
| , KIL T          | Jacus F             | min                   | avg          | max          | min                    | avg        | max   | (clock cycles)                           |
| VHDL <br>Verilog | NA <br>Pass         | NA <br>6779           | NA  <br>6779 | NA  <br>6779 | NA  <br>NA             | NA  <br>NA | NA NA | NA  <br>6779                             |

# Synthesis Report

- Synthesis Summary Report (csynth.rpt)
  - Summary report of your IP
- Synthesis Detail Report (TopFunctionName\_csynth.rpt)
  - Detailed reports of your top function and sub-function
- Usually located at VitisHLSProjectName/solution1/syn/report



### Bitstream and Hardware Handoff

- Bitstream (.bit)
  - Contains the programming information for FPGA device
  - Usually located at :
    - VivadoProjectName/ VivadoProjectName.runs/impl\_1/design\_1\_wrapper.bit

```
> vvd_Multip2Num > vvd_Multip2Num.runs > impl_1
design_1_wrapper.bit
```

- Hardware Handoff (.hwh)
  - Contain block design information and is used by software tools to a targeted application
  - Usually located at :
    - VivadoProjectName/VivadoProjectName.gen/sources\_1/bd/design\_1/ hw\_handoff/design\_1.hwh

```
> wd_Multip2Num > wd_Multip2Num.gen > sources_1 > bd > design_1 > hw_handoff

design_1.hwh
```



# Online FPGA Remote Login

- We have set up some PYNQ-Z2/KV260 boards in the lab. You can use them remotely
- Refer to OnlineFPGA使用者手册\_20230620.pdf
- IP: 140.112.207.200: 1000
- Specify username: boledupynq
- password : boledupynq

### Lab2 Submission File

- Folder Hierarchy:
  - StudentID\_lab2/
    - Lab2/
      - FIRN11MAXI/
        - .hwh, .bit (generated from vivado)
        - csynth.rpt, xxx\_csynth.rpt, xxx\_csim.log, xxx\_cosim.rpt (generated from vitis\_hls)
      - FIRN11Stream/
        - .hwh, .bit (generated from vivado)
        - csynth.rpt, xxx csynth.rpt, xxx csim.log, xxx cosim.rpt (generated from vitis hls)
      - report.pdf
  - Compress all above files in a single zip file named StudentID\_lab2.zip
  - Submit to NYCU E3
  - Deadline: 10/5 (Thu.) 23:59
    - 30% off for the late submission penalty

# Report



- Brief introduction about the overall system
- What is observed & learned
  - Differences between MAXI and Stream interface
  - Differences between csim and cosim
- Screen dump
  - Performance
  - Utilization
  - Interface
  - Co-simulation transcript/waveform
  - Jupyter Notebook execution results