# NCTU-EE IC LAB – Spring 2024

# Lab02 Exercise

# **Design: Enigma Machine**

## **Data Preparation**

1. Extract files from TA's directory:

#### % tar xvf ~iclabTA01/Lab02.tar

- 2. The extracted LAB directory contains:
  - a. Practice/
  - b. Exercise/

# Design Introduction SVSTEM Integration (

## ■ Enigma Machine

Enigma is the rotor cipher machine for encryption and decryption which was used by the German military in World War II. In this Lab, you need to implement a simple version of Enigma machine using Verilog RTL.

## ■ Architecture and Flow

Fig. 1 shows the structure of Enigma in this Lab. It has been simplified for implementation easily. For every 6-bit input code (plaintext) it will generate one 6-bit output ciphertext through the two rotors and the reflector, and the inverse of them which all perform one-to-one substitution functions. The rotation or permutation of the rotors provides the security of Enigma.



Fig. 1 Structure of the simplified enigma

Each 6-bit Enigma code has its corresponding ASCII symbol. Take Fig. 2 for example:

- 1. Input (plaintext) 6'h23 means "D"
- 2. Through the rotor A it becomes "\_" (6'h3d)
- 3. Through the rotor B it becomes "a" (6'h00)
- 4. Through the reflector it becomes "&" (6'h3f) out of it.
- 5. Afterwards, keep performing transformation through rotors, which do exactly the opposite way.
- 6. Through the **inverse** rotor B it becomes "t"
- 7. Through the **inverse** rotor A it becomes "u"
- 8. Finally output "u" (6'h14) as ciphertext.

As for decryption, it has the same logic. Depicted in Fig. 3.



Fig. 3. Example of decryption for input "o"

## ■ How to transform symbol through the table

Here is the extra explanation for the example of Fig. 2. At the positive direction, when a symbol is input to the rotor and reflector, just recognize its value and look up the location of the table to get the output value. As for the inverse direction, vice versa. For example: Input "D"  $(0x23) \rightarrow \text{rotor A has "}_-$ " (0x3d) at location  $0x23 \rightarrow \text{rotor A out = "}_-$ " (0x3d) Input " $_-$ "  $(0x3d) \rightarrow \text{rotor B has "a" } (0x00)$  at location  $0x3d \rightarrow \text{rotor B out = "a" } (0x00)$  Input "a"  $(0x00) \rightarrow \text{reflector has "&" } (0x3f)$  at location  $0x00 \rightarrow \text{reflector out = "&" } (0x3f)$  Inverse direction:

Input "&"  $(0x3f) \rightarrow \text{rotor B location "t" } 0x13 \text{ has "&" } (0x3f) \rightarrow \text{reflector out = "t"} (0x13)....$ 

## ■ Rule of the arrangement of rotors and the reflector

The rotors are Enigma's core, performing a simple substitution cipher. Encrypting/Decrypting with the same permutation all the time would lead to identical outputs. Therefore, the permutation of rotors will change.

#### 1. Rotor A

During the "in\_valid" is high, the Rotor A receives its initial arrangement via the "code\_in" port.

The permutation of rotor A should **shift right** by 0~3 symbols after encrypting one symbol. The rotation amount (i.e. shift num) is determined by **the least significant two bits** of the 6-bit code of the rotor A output symbol.

For instance, in the first round (process the first symbol), the rotor A output symbol is "\_" represented as 6'b111101. Shift num is set to 1, then rotor A shifts right one symbol before encrypting the next symbol, as depicted in Fig. 4.



Fig. 4. Behavior of the rotor A

## 2. Rotor B

After Rotor A receives its initial arrangement for 64 cycles, Rotor B also receives its initial arrangement via the code\_in ports when the "in\_valid" is high. Like rotor A, rotor B has a different arrangement after each symbol encryption.

Fig. 5 illustrates how rotor B behaves. In the first round, the permutation is given by the input port, and change permutation for the next symbol. Fig. 6 lists a total of eight possible modes for rearranging. The rearranging format applies to every eight consecutive symbols. To decide which mode is applied to the next symbol, you need to look up the **least significant three bits** of the 6-bit code of the rotor B output symbol.

For example, the rotor B output symbol "a" has the value 6'b000000, then use Mode 0 to arrange rotor B for the next round.



- 4 -

**%** Note: When encryption, selection signals for permutation changing are rotor A output and rotor B output. But when decryption mode, are adaptive selection signals still the same? Have a think!

#### 3. Reflector

The reflector is the final layer in our Enigma machine, remaining constant in both encryption and decryption processes. As shown in Fig. 6, the reflector is a **fixed** table that has the reverse order of the ASCII table.

System Integration Le

Fig. 6. Fixed reflector

# **Inputs**

| Input      | Bit Width | Definition and Description                                                                                                         |
|------------|-----------|------------------------------------------------------------------------------------------------------------------------------------|
| clk        | 1         | Clock.                                                                                                                             |
| rst_n      | 1         | Asynchronous active-low reset.                                                                                                     |
| in_valid   | 1 A       | High when input signals are valid. Total high for 128 cycles Former 64 cycles code_in for initial rotor A                          |
|            |           | Later 64 cycles code_in for initial rotor B                                                                                        |
| in_valid_2 | 1         | High when codes to be processed are valid.                                                                                         |
| crypt_mode | 1         | 0: encrypt. 1: decrypt. Only valid for 1 cycle when in_valid is active                                                             |
| code_in    | 6         | When in_valid is active, then code_in is the input of rotors.  When in_valid_2 is active, then code_in is the input of code words. |

## **Outputs**

| Output    | Bit Width | Definition and Description                           |
|-----------|-----------|------------------------------------------------------|
| out_valid | 1         | High when output is valid. Need to keep high for the |
|           |           | number of input text cycles                          |
| out_code  | 6         | Output code of encrypted/ decrypted code word.       |
|           |           | When the out_valid is low, the out_code should be 0. |

## **Specifications**

- 1. Top module name: ENIGMA (design file name: ENIGMA.v)
- 2. It is an asynchronous reset and active-low architecture. If you use synchronous reset (reset after the clock starts) in your design, you may fail to reset signals.
- 3. The reset signal (rst\_n) would be given only once at the beginning of the simulation. All output signals should be reset to 0 after the reset signal is asserted.
- 4. Any words with "error", "latch" or "congratulation" can't be used as a variable name.
- 5. The execution latency is limited to **100 cycles**. The latency is the clock cycle between the rising edge of the first **in\_valid\_2** and the rising edge of the first **out\_valid**. (half cycle would be treat as one cycle)
- 6. The clock period of the design is fixed at 10ns.
- 7. The in\_valid\_2 will come in 2~5 cycles after in\_valid pull-down.
- 8. The out valid cannot overlap in valid but can overlap in valid 2.
- 9. The out\_valid should be high until the whole text are output.
- 10. The next group of inputs will come in 2~5 cycles after your out valid pull-down.
- 11. The synthesis result of the data type **cannot** include any latches.
- 12. The slack at the end of the timing report should be **non-negative (MET).**
- 13. Check out the log file in 03\_GATE. The gate-level simulation cannot include any timing violations.

#### **Notes**

# 1. Grading policy

- (1). RTL and gate-level simulation correctness: 70%
- (2). Performance (Area \* Execution Cycle): 30%
- (3). 1st demo deadline: 2024/03/11(Mon.) 12:00:00
- (4). 2nd demo deadline: 2024/03/13(Wed.) 12:00:00

#### 2. Submitted files

- (1). 10\_iclabXXX.txt
- (2). filelist iclabXXX.f
- (3). ENIGMA iclabXXX.v

# 3. Template folders and reference commands

- (1). 01 RTL/(RTL simulation) ./01 run vcs rtl
- (2). 02 SYN/ (Synthesis) ./01 run dc shell

(Can execute 02 SYN/08 check for checking)

(Check if there is any latch in your design in syn.log)

(Check the timing of design in /Report/ENIGMA.timing)

(3). 03 GATE / (Gate-level simulation) ./01 run vcs gate

## **Example Waveform**

■ in\_valid is high, the crypt\_mode is 0 (encryption) for 1 cycle.



■ in\_valid is high for 128 cycles, former 64 cycles code\_in is for rotor A.



■ Encryption: in\_valid\_2 is high and the output is ready

Input text: Flower (0x25, 0x0b, 0x0e, 0x16, 0x04, 0x11)

Output text: WknhO&(0x36, 0x0a, 0x0d, 0x07, 0x2e, 0x3f)



■ Encryption: out\_valid is low then the next pattern comes, the in\_valid is high.



# Hints for your reference

Here is the FSM design for your reference, you don't need to follow the design if you have a better idea. Good luck with everything!!!

