# ICLAB 2024-SPRING Lab03 Error Waveform

- ☐ The output data should be reset when out\_valid is low
  - CORRECT:



SPEC MAIN 2 1 :



SPEC\_MAIN\_2\_2 :



- □ Latency are over 10000 cycles(No out\_valid and out\_data)
  - SPEC\_MAIN\_3\_1 :



- ☐ The out\_valid and out\_data must be asserted in 8 cycles.
  - SPEC\_MAIN\_4\_1 : asserted in 7 cycles



SPEC MAIN 4 2 : out valid no pull low



- ☐ The out\_data should be correct when out\_valid is high.
  - SPEC\_MAIN\_5\_1 :



SPEC MAIN 5 2 : Correct Answer should be 7a 22 17 f4 d2 f6 0e a5



- □ The data in the DRAM and SD card should be correct when out\_valid is high.
  - SPEC\_MAIN\_6\_1 : It directly write 0 to DRAM and pull high the out\_valid



- □ The data in the DRAM and SD card should be correct when out\_valid is high.
  - SPEC\_MAIN\_6\_2 : it doesn't write data into DRAM.



- □ The data in the DRAM and SD card should be correct when out\_valid is high.
  - SPEC\_MAIN\_6\_3 : Send wrong address to DRAM (golden address is 0x6D6)



- □ The data in the DRAM and SD card should be correct when out\_valid is high.
  - CORRECT 1 : The Busy of the SD card Data response is 0 unit



CORRECT 2 : The Busy of the SD card Data response is 1 unit



SPEC\_MAIN\_6\_4 : Bridge doesn't wait the Busy then pull high immediately



- □ The data in the DRAM and SD card should be correct when out\_valid is high.
  - SPEC\_MAIN\_6\_5 : Write Response Channel (B\_RADY and B\_VALID) not both pull high yet



- □ AR\_ADDR should be reset when AR\_VALID is low
  - SPEC\_DRAM\_1\_1 :



- □ AW\_ADDR should be reset when AW\_VALID is low
  - SPEC\_DRAM\_1\_2:



- □ W\_DATA should be reset when W\_VALID is low.
  - SPEC\_DRAM\_1\_3:



- ☐ The DRAM address should be within the legal range (0~8191).
  - SPEC\_DRAM\_2\_1 : Read Address Channel



SPEC\_DRAM\_2\_2 : Write Address Channel



- AR\_VALID and AR\_ADDR should remain stable until AR\_READY goes high.
  - SPEC\_DRAM\_3\_1: Please ensure that AR\_READY is asserted high when AR\_VALID has been asserted high for at least two cycles.(hint: use \$urandom\_range function to control AR\_READY pull high within 0~50 cycles after AR\_VALID is high)



- □ AW\_VALID and AW\_ADDR should remain stable until AW\_READY goes high
  - SPEC\_DRAM\_3\_2: Please ensure that AW\_READY is asserted high when AW\_VALID has been asserted high for at least two cycles.(hint: use \$urandom\_range function to control AW\_READY pull high within 0~50 cycles after AW\_VALID is high)



- □ R\_READY should remain stable until R\_VALID goes high.
  - SPEC\_DRAM\_3\_3 : R\_READY go down but R\_VALID doesn't go high yet



- □ W\_VALID and W\_DATA should remain stable until W\_READY goes high.
  - SPEC\_DRAM\_3\_4 : Please ensure that W\_READY is asserted high when W\_VALID has been asserted high for at least two cycles.(hint: use \$urandom\_range function)



- □ R\_READY should be asserted within 100 cycles after AR\_READY goes high.
  - SPEC\_DRAM\_4\_1:



- □ W\_VALID should be asserted within 100 cycles after AW\_READY goes high.
  - SPEC\_DRAM\_4\_2 :



- □ B\_READY should be asserted within 100 cycles after B\_VALID goes high.
  - SPEC\_DRAM\_4\_3:



- □ R\_READY should not be pulled high when AR\_READY or AR\_WALID go high
  - SPEC\_DRAM\_5\_1:



- □ W\_VALID should not be pulled high when AW\_READY or AW\_VALID goes high.
  - SPEC\_DRAM\_5\_2 :

