# **Instructions**

A Guide to the Instruction Schema, Implementation of Instruction Logic, both of Individual Instructions and Shared Logic, and the Operations of the Individual Instructions

# **Miscellaneous**

Machine Control, Program Flow, Stack Control and Accumulator Arithmetic and Logic Operations

#### **Overview**

Common Structure: 0 - Row - Operation

This logic block contains all the machine control, program flow, double register and accumulator operations.

#### Operations:

- [0] Machine Control
- [1] Jump
- [2] Subroutine
- [3] Return
- [4] Push
- [5] Pop
- [6] Double Register Increment/Decrement
- [7] Accumulator Operations

#### Registers:

- [0] Xh Register
- [1] XI Register
- [2] Yh Register
- [3] Yl Register
- [4] H Register
- [5] L Register
- [6] Accumulator
- [7] Stack Pointer

#### Machine Control Rows:

- [0] No Instruction
- [1] Clear Carry
- [2] Clear Negative
- [3] Clear Zero
- [4] Clear Interrupt
- [5] Clear Flags
- [6] Extended Set
- [7] Halt

#### Condition Rows:

- [0] Unconditional
- [1] Carry
- [2] Negative
- [3] Zero
- [4] Not Carry
- [5] Not Negative
- [6] Not Zero
- [7] Interrupt

#### Double Register Increment/Decrement Rows:

- [0] Increment
- [1] Decrement
- [2] Increment
- [3] Decrement
- [4] Increment
- [5] Decrement

#### Accumulator Operations:

- [0] Increment
- [1] Decrement
- [2] Rotate Right
- [3] Rotate Left
- [4] Right Shift
- [5] Left Shift
- [6] NOT

# **No Instruction**

Operation: N/A Structure: N/A

No instruction.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | N | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Implied    | NIN      | 000    | 1     | 2      | - | - | - | - |

# **Clear Carry Flag**

Operation:  $C \leftarrow 0$ Structure: N/A

Resets the Carry Flag to zero.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Implied    | CLC      | 010    | 1     | 2      | 0 | - | - | - |

# **Clear Negative Flag**

Operation:  $N \leftarrow 0$ Structure: N/A

Resets the Negative Flag to zero.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Implied    | CLN      | 020    | 1     | 2      | - | 0 | - | - |

# **Clear Zero Flag**

Operation:  $Z \leftarrow 0$ Structure: N/A

Resets the Zero Flag to zero.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | Z | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Implied    | CLZ      | 030    | 1     | 2      | - | ı | 0 | - |

# **Clear Interrupt Flag**

Operation:  $I \leftarrow 0$ Structure: N/A

Resets the Interrupt Flag to zero.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Implied    | CLI      | 040    | 1     | 2      | - | - | - | 0 |

# **Reset Flag Register**

Operation: C, N, Z, I  $\leftarrow$  0

Structure: N/A

Resets every Flag in F to zero.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | N | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Implied    | CLF      | 050    | 1     | 2      | 0 | 0 | 0 | 0 |

# **Extended Instruction Mode**

Operation: N/A Structure: N/A

Enables the Extended Instruction Block for the next instruction. Extended Instruction Mode clears after the next instruction finishes.

| I | Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | Ν | Z |   | l |
|---|------------|----------|--------|-------|--------|---|---|---|---|---|
|   | Implied    | EXT      | 060    | 1     | 2      | - | - | - | - |   |

# **Halt Clock**

Operation: N/A
Structure: N/A

Halts the Clock Module. May be continued from front panel.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Implied    | HLT      | 070    | 1     | 2      | - | - | - | - |

# **Jump**

Operation: PC  $\leftarrow$  \$hhll if Condition

Structure: 0 - Condition - 1

Jumps to the address specified after the instruction if the condition is met.

| Addr. Mode | Assembly       | Opcode | Bytes | Cycles | С | Z | Z  |   |
|------------|----------------|--------|-------|--------|---|---|----|---|
| Absolute   | JMP u, \$hhll  | 001    | 3     | 4      | - | ı | ı  | - |
| Absolute   | JMP c, \$hhll  | 011    | 3     | 4      | Ś | 1 | ı  | - |
| Absolute   | JMP n, \$hhll  | 021    | 3     | 4      | - | Ś | -  | - |
| Absolute   | JMP z, \$hhll  | 031    | 3     | 4      | - | - | Ś  | - |
| Absolute   | JMP nc, \$hhll | 041    | 3     | 4      | Ś | - | -  | - |
| Absolute   | JMP nn, \$hhll | 051    | 3     | 4      | - | Ś | -  | - |
| Absolute   | JMP nz, \$hhll | 061    | 3     | 4      | - | - | ٠ċ | - |
| Absolute   | JMP i, \$hhll  | 071    | 3     | 4      | - | - | -  | Ś |

# **Subroutine**

Operation: (Stack  $\leftarrow$  PC, SP  $\leftarrow$  SP + 2, PC  $\leftarrow$  \$hhll) if Condition

Structure: 0 - Condition - 2

Jumps to the address specified after the instruction if the condition is met, pushes previous PC value to the Stack.

| Addr. Mode | Assembly       | Opcode | Bytes | Cycles | С | Z | Z |   |
|------------|----------------|--------|-------|--------|---|---|---|---|
| Absolute   | JSR υ, \$hhll  | 002    | 3     | 5      | - | - | - | - |
| Absolute   | JSR c, \$hhll  | 012    | 3     | 5      | Ś | - | - | - |
| Absolute   | JSR n, \$hhll  | 022    | 3     | 5      | - | Ś | - | - |
| Absolute   | JSR z, \$hhll  | 032    | 3     | 5      | - | - | ś | - |
| Absolute   | JSR nc, \$hhll | 042    | 3     | 5      | Ś | - | - | - |
| Absolute   | JSR nn, \$hhll | 052    | 3     | 5      | - | Ś | - | - |
| Absolute   | JSR nz, \$hhll | 062    | 3     | 5      | - | - | Ś | - |
| Absolute   | JSR i, \$hhll  | 072    | 3     | 5      | - | - | - | Ś |

# Return

Operation: (SP  $\leftarrow$  SP - 2, PC  $\leftarrow$  Stack) if Condition

Structure: 0 - Condition - 3

Pops the topmost value from the Stack into the PC.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Implied    | RTN u    | 003    | 1     | 6      | - | - | ı | - |
| Implied    | RTN c    | 013    | 1     | 6      | Ś | - | ı | - |
| Implied    | RTN n    | 023    | 1     | 6      | - | Ś | - | - |
| Implied    | RTN z    | 033    | 1     | 6      | - | - | Ś | - |
| Implied    | RTN nc   | 043    | 1     | 6      | Ś | - | - | - |
| Implied    | RTN nn   | 053    | 1     | 6      | - | Ś | ı | - |
| Implied    | RTN nz   | 063    | 1     | 6      | - | - | Ś | - |

# Push

Operation: Stack  $\leftarrow$  Register, SP  $\leftarrow$  SP + 1

Structure: 0 - Register - 4

Pushes the register specified in the instruction onto the Stack.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Register   | PSH Xh   | 004    | 1     | 3      | - | - | ı | - |
| Register   | PSH XI   | 014    | 1     | 3      | - | - | ı | - |
| Register   | PSH Yh   | 024    | 1     | 3      | - | - | ı | - |
| Register   | PSH Yl   | 034    | 1     | 3      | - | - | - | - |
| Register   | PSH H    | 044    | 1     | 3      | - | - | ı | - |
| Register   | PSH L    | 054    | 1     | 3      | - | - | - | - |
| Register   | PSH Acc  | 064    | 1     | 3      | - | - | - | - |

# Pop

Operation:  $SP \leftarrow SP - 1$ ,  $Stack \leftarrow Register$ 

Structure: 0 - Register - 5

Pops the topmost value from the Stack into the register specified in the instruction.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|----------|--------|-------|--------|---|---|---|---|
| Register   | POP Xh   | 005    | 1     | 3      | - | - | ı | - |
| Register   | POP XI   | 015    | 1     | 3      | - | - | ı | - |
| Register   | POP Yh   | 025    | 1     | 3      | - | - | - | - |
| Register   | POP YI   | 035    | 1     | 3      | - | - | - | - |
| Register   | POP H    | 045    | 1     | 3      | - | - | - | - |
| Register   | POP L    | 055    | 1     | 3      | - | - |   | - |
| Register   | POP Acc  | 065    | 1     | 3      | - | - |   | - |

#### **16 Bit Increment**

Operation: Double Register ← Double Register + 1

Structure: 0 - Double Register - 6

Increments the pseudo-16-bit register specified by the instruction.

| Addr. Mode      | Assembly | Opcode | Bytes | Cycles | С | Ν | Z | 1 |
|-----------------|----------|--------|-------|--------|---|---|---|---|
| Double Register | INC Xhl  | 006    | 1     | 2      | - | - | - | - |
| Double Register | INC Yhl  | 026    | 1     | 2      | - | - | - | - |
| Double Register | INC HL   | 046    | 1     | 2      | - | - | - | - |

#### **16 Bit Decrement**

Operation: Double Register ← Double Register - 1

Structure: 0 – Double Register – 6

Decrements the pseudo-16-bit register specified by the instruction.

| Addr. Mode      | Assembly | Opcode | Bytes | Cycles | С | N | Ζ |   |
|-----------------|----------|--------|-------|--------|---|---|---|---|
| Double Register | DEC Xhl  | 016    | 1     | 2      | - | - | - | - |
| Double Register | DEC Yhl  | 036    | 1     | 2      | - | - | - | - |
| Double Register | DEC HL   | 056    | 1     | 2      | - | - | 1 | 1 |

# **Increment Accumulator**

Operation: Acc, C, N, Z  $\leftarrow$  Acc + 1

Structure: N/A

Increments the Accumulator.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С        | Ν        | Z |   |
|------------|----------|--------|-------|--------|----------|----------|---|---|
| Implied    | INC      | 007    | 1     | 2      | <b>√</b> | <b>√</b> | > | - |

# **Decrement Accumulator**

Operation: Acc, C, N, Z  $\leftarrow$  Acc - 1

Structure: N/A

Decrements the Accumulator.

| Addr. Mode | Assembly | Opcode      | Bytes | Cycles | С        | N        | Ζ | 1 |
|------------|----------|-------------|-------|--------|----------|----------|---|---|
| Implied    | DEC      | 01 <i>7</i> | 1     | 2      | <b>√</b> | <b>√</b> | ✓ | - |

# **Rotate Accumulator Right**

Operation: Acc, C  $\leftarrow$  Acc  $\div$  2 + C

Structure: N/A

Rotates the Accumulator to the right.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С        | N        | Ζ | 1 |
|------------|----------|--------|-------|--------|----------|----------|---|---|
| Implied    | ROR      | 027    | 1     | 2      | <b>√</b> | <b>√</b> | ✓ | - |

#### **Rotate Accumulator Left**

Operation: C,  $Acc \leftarrow Acc \times 2 + C$ 

Structure: N/A

Rotates the Accumulator to the left.

| Addr. Mode | Assembly | Opcode      | Bytes | Cycles | С        | N        | Ζ        |   |
|------------|----------|-------------|-------|--------|----------|----------|----------|---|
| Implied    | ROL      | 03 <i>7</i> | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |

# **Shift Accumulator Right**

Operation: Acc, C  $\leftarrow$  Acc  $\div$  2

Structure: N/A

Shifts the Accumulator to the right.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С        | Ν        | Z |   |
|------------|----------|--------|-------|--------|----------|----------|---|---|
| Implied    | RSH      | 047    | 1     | 2      | <b>√</b> | <b>√</b> | > | - |

# **Shift Accumulator Left**

Operation: Acc, C  $\leftarrow$  Acc  $\times$  2

Structure: N/A

Shifts the Accumulator to the left.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С        | Z        | Z        | - |
|------------|----------|--------|-------|--------|----------|----------|----------|---|
| Implied    | DEC      | 057    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |

# **Bitwise Invert**

Operation: Acc ← NOT Acc

Structure: N/A

Inverts the Accumulator.

| Addr. Mode | Assembly | Opcode | Bytes | Cycles | С        | N | Ζ | I |
|------------|----------|--------|-------|--------|----------|---|---|---|
| Implied    | NOT      | 067    | 1     | 2      | <b>√</b> | > | > | - |

# **Arithmetic and Logic**

Addition, Subtraction,
Both with and without Carry,
Compare, and Logic Operations

#### **Overview**

Common Structure: 1 – Operation – Operand This logic block contains solely logic and arithmetic operations. Every operation changes the Carry, Negative and Zero flags.

#### Operations:

- [0] Add
- [1] Add with Carry
- [2] Subtract
- [3] Subtract with Carry
- [4] Compare
- [5] AND
- [6] OR
- [7] XOR

#### Operands:

- [0] Absolute Address
- [1] Zero Page Address
- [2] HL Indirect
- [3] Immediate
- [4] Xh Register
- [5] XI Register
- [6] Yh Register
- [7] Yl Register

# Add

Operation: Acc, C, N, Z  $\leftarrow$  Acc + Operand

Structure: 1 – 0 – Operand

Adds the value in the Accumulator to the Operand.

| Addr. Mode  | Assembly   | Opcode | Bytes | Cycles | С        | N        | Z        |   |
|-------------|------------|--------|-------|--------|----------|----------|----------|---|
| Absolute    | ADD \$hhll | 100    | 3     | 4      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Zero Page   | ADD \$zz   | 101    | 2     | 3      | <b>√</b> | <b>√</b> | <b>/</b> | - |
| HL Indirect | ADD (HL)   | 102    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Immediate   | ADD #\$nn  | 103    | 2     | 3      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | ADD Xh     | 104    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | ADD XI     | 105    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | ADD Yh     | 106    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | ADD YI     | 107    | 1     | 2      | <b>√</b> | <b>\</b> | <b>\</b> | _ |

# **Add with Carry**

Operation: Acc, C, N, Z  $\leftarrow$  Acc + Operand + C

Structure: 1 - 1 - Operand

Adds the value in the Accumulator to the Operand with Carry In.

| Addr. Mode  | Assembly   | Opcode      | Bytes | Cycles | С        | Ν        | Ζ        |   |
|-------------|------------|-------------|-------|--------|----------|----------|----------|---|
| Absolute    | ADC \$hhll | 110         | 3     | 4      | <b>√</b> | <b>√</b> | >        | - |
| Zero Page   | ADC \$zz   | 111         | 2     | 3      | <b>√</b> | <b>√</b> | <b>\</b> | - |
| HL Indirect | ADC (HL)   | 112         | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Immediate   | ADC #\$nn  | 113         | 2     | 3      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | ADC Xh     | 114         | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | ADC XI     | 115         | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | ADC Yh     | 116         | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | ADC YI     | 11 <i>7</i> | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |

# **Subtract**

Operation: Acc, C, N, Z  $\leftarrow$  Acc - Operand

Structure: 1 - 2 - Operand

Subtracts the value in the Accumulator to the Operand.

| Addr. Mode  | Assembly   | Opcode | Bytes | Cycles | С        | N        | Z        |   |
|-------------|------------|--------|-------|--------|----------|----------|----------|---|
| Absolute    | SUB \$hhll | 120    | 3     | 4      | <b>√</b> | <b>√</b> | ✓        | - |
| Zero Page   | SUB \$zz   | 121    | 2     | 3      | <b>√</b> | <b>√</b> | ✓        | - |
| HL Indirect | SUB (HL)   | 122    | 1     | 2      | <b>√</b> | <b>√</b> | ✓        | - |
| Immediate   | SUB #\$nn  | 123    | 2     | 3      | <b>√</b> | <b>√</b> | ✓        | - |
| Register    | SUB Xh     | 124    | 1     | 2      | <b>√</b> | <b>√</b> | ✓        | - |
| Register    | SUB XI     | 125    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | SUB Yh     | 126    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | SUB YI     | 127    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |

# **Subtract with Borrow**

Operation: Acc, C, N, Z ← Acc - Operand - C

Structure: 1 - 3 – Operand

Subtracts the value in the Accumulator to the Operand with Carry In.

| Addr. Mode  | Assembly   | Opcode      | Bytes | Cycles | С        | N        | Z        |   |
|-------------|------------|-------------|-------|--------|----------|----------|----------|---|
| Absolute    | SBB \$hhll | 130         | 3     | 4      | <b>√</b> | <b>√</b> | <b>\</b> | 1 |
| Zero Page   | SBB \$zz   | 131         | 2     | 3      | <b>√</b> | <b>√</b> | <b>/</b> | 1 |
| HL Indirect | SBB (HL)   | 132         | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> |   |
| Immediate   | SBB #\$nn  | 133         | 2     | 3      | <b>√</b> | <b>√</b> | <b>√</b> |   |
| Register    | SBB Xh     | 134         | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> |   |
| Register    | SBB XI     | 135         | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> |   |
| Register    | SBB Yh     | 136         | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> |   |
| Register    | SBB Yl     | 13 <i>7</i> | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |

# **Compare**

Operation: C, N, Z  $\leftarrow$  Acc - Operand

Structure: 1 - 4 - Operand

Subtracts the value in the Accumulator to the Operand, but does not save the difference.

| Addr. Mode  | Assembly   | Opcode | Bytes | Cycles | С        | Z        | Z        |   |
|-------------|------------|--------|-------|--------|----------|----------|----------|---|
| Absolute    | CMP \$hhll | 140    | 3     | 4      | <b>√</b> | <b>\</b> | >        | - |
| Zero Page   | CMP \$zz   | 141    | 2     | 3      | <b>√</b> | <b>√</b> | <b>/</b> | - |
| HL Indirect | CMP (HL)   | 142    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Immediate   | CMP #\$nn  | 143    | 2     | 3      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | CMP Xh     | 144    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | CMP XI     | 145    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | CMP Yh     | 146    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | CMP YI     | 147    | 1     | 2      | <b>√</b> | <b>\</b> | <b>\</b> | _ |

# **AND Operation**

Operation: Acc, C, N, Z ← Acc AND Operand

Structure: 1 - 5 - Operand

Performs the AND operation on the Accumulator and the Operand.

| Addr. Mode  | Assembly   | Opcode      | Bytes | Cycles | С        | Ν        | Ζ        |   |
|-------------|------------|-------------|-------|--------|----------|----------|----------|---|
| Absolute    | AND \$hhll | 150         | 3     | 4      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Zero Page   | AND \$zz   | 151         | 2     | 3      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| HL Indirect | AND (HL)   | 152         | 1     | 2      | <b>√</b> | <b>√</b> | ✓        | - |
| Immediate   | AND #\$nn  | 153         | 2     | 3      | <b>√</b> | <b>√</b> | ✓        | - |
| Register    | AND Xh     | 154         | 1     | 2      | <b>√</b> | <b>√</b> | ✓        | - |
| Register    | AND XI     | 155         | 1     | 2      | <b>√</b> | <b>√</b> | ✓        | - |
| Register    | AND Yh     | 156         | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | _ |
| Register    | AND YI     | 1 <i>57</i> | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | _ |

# **OR Operation**

Operation: Acc, C, N, Z  $\leftarrow$  Acc OR Operand

Structure: 1 – 6 – Operand

Performs the OR operation on the Accumulator and the Operand.

| Addr. Mode  | Assembly  | Opcode | Bytes | Cycles | С        | N        | Z        |   |
|-------------|-----------|--------|-------|--------|----------|----------|----------|---|
| Absolute    | OR \$hhll | 160    | 3     | 4      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Zero Page   | OR \$zz   | 161    | 2     | 3      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| HL Indirect | OR (HL)   | 162    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Immediate   | OR #\$nn  | 163    | 2     | 3      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | OR Xh     | 164    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | OR XI     | 165    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | OR Yh     | 166    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | OR YI     | 167    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | _ |

# **XOR Operation**

Operation: Acc, C, N, Z ← (Acc OR Operand) AND NOT (Acc AND Operand)

Structure: 1 - 7 - Operand

Performs the XOR operation on the Accumulator and the Operand.

| Addr. Mode  | Assembly   | Opcode       | Bytes | Cycles | С        | Z        | Ζ        |   |
|-------------|------------|--------------|-------|--------|----------|----------|----------|---|
| Absolute    | XOR \$hhll | 170          | 3     | 4      | <b>√</b> | <b>√</b> | <b>\</b> | - |
| Zero Page   | XOR \$zz   | 171          | 2     | 3      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| HL Indirect | XOR (HL)   | 172          | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Immediate   | XOR #\$nn  | 173          | 2     | 3      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | XOR Xh     | 174          | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | XOR XI     | 175          | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Register    | XOR Yh     | 1 <i>7</i> 6 | 1     | 2      | <b>√</b> | <b>√</b> | <b>\</b> | - |
| Register    | XOR YI     | 1 <i>77</i>  | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | _ |

# Register-Memory Interface

Load and Store Operations

#### **Overview**

Common Structure for Load: 2 – Destination – Source Common Structure for Store: 2 – Source – Destination This logic block contains the Load and Store instructions.

#### Load Sources:

- [0] Absolute Address
- [1] Zero Page Address
- [2] HL Indirect
- [3] Immediate

#### Store Destinations:

- [0] Absolute Address
- [1] Zero Page Address
- [2] HL Indirect

#### Load Destinations/Store Sources:

- [0] Xh Register
- [1] XI Register
- [2] Yh Register
- [3] Yl Register
- [4] H Register
- [5] L Register
- [6] Acc
- [7] SP

# **Load Xh**

Operation: Xh ← Memory Structure: 2 – 0 – Load Source

Loads a value from Memory into Register Xh.

| Addr. Mode  | Assembly      | Opcode | Bytes | Cycles | С | N | Z |   |
|-------------|---------------|--------|-------|--------|---|---|---|---|
| Absolute    | LD Xh, \$hhll | 200    | 3     | 4      | - | ı | ı | - |
| Zero Page   | LD Xh, \$zz   | 201    | 2     | 3      | - | - | ı |   |
| HL Indirect | LD Xh, (HL)   | 202    | 1     | 2      | - | - | - |   |
| Immediate   | LD Xh, #\$nn  | 203    | 2     | 3      | - | - | - | - |

# Load XI

Operation: XI ← Memory Structure: 2 – 1 – Load Source

Loads a value from Memory into Register XI.

| Addr. Mode  | Assembly      | Opcode | Bytes | Cycles | С | Ν | Ζ |   |
|-------------|---------------|--------|-------|--------|---|---|---|---|
| Absolute    | LD XI, \$hhll | 210    | 3     | 4      | - | - | 1 | - |
| Zero Page   | LD XI, \$zz   | 211    | 2     | 3      | - | - | - | - |
| HL Indirect | LD XI, (HL)   | 212    | 1     | 2      | - | - | = | - |
| Immediate   | LD XI, #\$nn  | 213    | 2     | 3      | - | - | - | - |

# **Load Yh**

Operation: Yh ← Memory Structure: 2 – 2 – Load Source

Loads a value from Memory into Register Yh.

| Addr. Mode  | Assembly      | Opcode | Bytes | Cycles | С | Ν | Z |   |
|-------------|---------------|--------|-------|--------|---|---|---|---|
| Absolute    | LD Yh, \$hhll | 220    | 3     | 4      | - | - | - | - |
| Zero Page   | LD Yh, \$zz   | 221    | 2     | 3      | - | - | - | - |
| HL Indirect | LD Yh, (HL)   | 222    | 1     | 2      | - | - | - | - |
| Immediate   | LD Yh, #\$nn  | 223    | 2     | 3      | - | - | - | - |

# Load Yl

Operation: YI ← Memory Structure: 2 – 3 – Load Source

Loads a value from Memory into Register YI.

| Addr. Mode  | Assembly      | Opcode | Bytes | Cycles | С | N | Z |   |
|-------------|---------------|--------|-------|--------|---|---|---|---|
| Absolute    | LD YI, \$hhll | 230    | 3     | 4      | - | - | - | - |
| Zero Page   | LD YI, \$zz   | 231    | 2     | 3      | - | - | - | - |
| HL Indirect | LD YI, (HL)   | 232    | 1     | 2      | - | - | - | - |
| Immediate   | LD YI, #\$nn  | 233    | 2     | 3      | - | - | - | - |

# Load H

Operation: H ← Memory

Structure: 2 - 4 - Load Source

Loads a value from Memory into Register H.

| Addr. Mode | Assembly     | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|--------------|--------|-------|--------|---|---|---|---|
| Absolute   | LD H, \$hhll | 240    | 3     | 4      | - | - | - | - |
| Zero Page  | LD H, \$zz   | 241    | 2     | 3      | - | _ | - | - |
| Immediate  | LD H, #\$nn  | 243    | 2     | 3      | - | - | - | - |

# Load L

Operation: L ← Memory

Structure: 2 - 5 – Load Source

Loads a value from Memory into Register L.

| Addr. Mode | Assembly     | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|--------------|--------|-------|--------|---|---|---|---|
| Absolute   | LD L, \$hhll | 250    | 3     | 4      | _ | - | - | - |
| Zero Page  | LD L, \$zz   | 251    | 2     | 3      | - | _ | - | - |
| Immediate  | LD L, #\$nn  | 253    | 2     | 3      | - | - | - | - |

# **Load Accumulator**

Operation: Acc ← Memory Structure: 2 – 6 – Load Source

Loads a value from Memory into the Accumulator.

| Addr. Mode  | Assembly       | Opcode | Bytes | Cycles | С | Ν | Z |   |
|-------------|----------------|--------|-------|--------|---|---|---|---|
| Absolute    | LD Acc, \$hhll | 260    | 3     | 4      | - | - | ı | - |
| Zero Page   | LD Acc, \$zz   | 261    | 2     | 3      | - | - | ı | - |
| HL Indirect | LD Acc, (HL)   | 262    | 1     | 2      | - | - | - | - |
| Immediate   | LD Acc, #\$nn  | 263    | 2     | 3      | - | - | - | - |

# **Load Stack Pointer**

Operation: SP  $\leftarrow$  Memory Structure: 2 – 7 – Load Source

Loads a value from Memory into the Stack Pointer.

| Addr. Mode  | Assembly      | Opcode | Bytes | Cycles | С | Ν | Z | - |
|-------------|---------------|--------|-------|--------|---|---|---|---|
| Absolute    | LD SP, \$hhll | 270    | 3     | 4      | - | - | - | - |
| Zero Page   | LD SP, \$zz   | 271    | 2     | 3      | - | _ | - | - |
| HL Indirect | LD SP, (HL)   | 272    | 1     | 2      | - | _ | - | - |
| Immediate   | LD SP, #\$nn  | 273    | 2     | 3      | - | - | - | - |

### **Store Xh**

Operation: Memory  $\leftarrow$  Xh

Structure: 2 - 0 - Store Destination

Stores the value in Register Xh to Memory.

| Addr. Mode  | Assembly       | Opcode | Bytes | Cycles | С | N | Z | I |
|-------------|----------------|--------|-------|--------|---|---|---|---|
| Absolute    | STR Xh, \$hhll | 204    | 3     | 4      | - | - | - | - |
| Zero Page   | STR Xh, \$zz   | 205    | 2     | 3      | - | - | - | - |
| HL Indirect | STR Xh, (HL)   | 206    | 1     | 2      | ı | - | ı | - |

#### **Store XI**

Operation: Memory  $\leftarrow$  XI

Structure: 2 - 1 – Store Destination

Stores the value in Register XI to Memory.

| Addr. Mode  | Assembly       | Opcode | Bytes | Cycles | С | N | Z |   |
|-------------|----------------|--------|-------|--------|---|---|---|---|
| Absolute    | STR XI, \$hhll | 214    | 3     | 4      | - | - | - | - |
| Zero Page   | STR XI, \$zz   | 215    | 2     | 3      | - | - | - | - |
| HL Indirect | STR XI, (HL)   | 216    | 1     | 2      | - | - | - | - |

#### Store Yh

Operation: Memory  $\leftarrow$  Yh

Structure: 2 - 2 - Store Destination

Stores the value in Register Yh to Memory.

| Addr. Mode  | Assembly       | Opcode | Bytes | Cycles | С | Ν | Ζ |   |
|-------------|----------------|--------|-------|--------|---|---|---|---|
| Absolute    | STR Yh, \$hhll | 224    | 3     | 4      | - | - | 1 | - |
| Zero Page   | STR Yh, \$zz   | 225    | 2     | 3      | - | - | ı | - |
| HL Indirect | STR Yh, (HL)   | 226    | 1     | 2      | - | - | - | - |

# **Store YI**

Operation: Memory  $\leftarrow$  Yl

Structure: 2 – 3 – Store Destination

Stores the value in Register YI to Memory.

| Addr. Mode  | Assembly       | Opcode | Bytes | Cycles | С | N | Z | I |
|-------------|----------------|--------|-------|--------|---|---|---|---|
| Absolute    | STR YI, \$hhll | 234    | 3     | 4      | - | - | - | - |
| Zero Page   | STR YI, \$zz   | 235    | 2     | 3      | - | - | - | - |
| HL Indirect | STR YI, (HL)   | 236    | 1     | 2      | 1 | - | ı | - |

#### **Store H**

Operation: Memory ← H

Structure: 2 - 4 – Store Destination

Stores the value in Register H to Memory.

| Addr. Mode | Assembly      | Opcode | Bytes | Cycles | С | N | Z |   |
|------------|---------------|--------|-------|--------|---|---|---|---|
| Absolute   | STR H, \$hhll | 244    | 3     | 4      | - | - | - | - |
| Zero Page  | STR H, \$zz   | 245    | 2     | 3      | - | - | - | - |

# **Store L**

Operation: Memory ← L

Structure: 2 - 5 – Store Destination

Stores the value in Register L to Memory.

| Ade | dr. Mode | Assembly      | Opcode | Bytes | Cycles | С | Ν | Ζ |   |
|-----|----------|---------------|--------|-------|--------|---|---|---|---|
| Α   | bsolute  | STR L, \$hhll | 254    | 3     | 4      | - | - | - | - |
| Ze  | ero Page | STR L, \$zz   | 255    | 2     | 3      | - | - | ı | - |

# **Store Acc**

Operation: Memory ← Acc

Structure: 2 – 6 – Store Destination

Stores the value in the Accumulator to Memory.

| Addr. Mode  | Assembly        | Opcode | Bytes | Cycles | С | N | Z |   |
|-------------|-----------------|--------|-------|--------|---|---|---|---|
| Absolute    | STR Acc, \$hhll | 264    | 3     | 4      | - | - | - | - |
| Zero Page   | STR Acc, \$zz   | 265    | 2     | 3      | - | - | - | - |
| HL Indirect | STR Acc, (HL)   | 266    | 1     | 2      | _ | - | - | - |

# **Store SP**

Operation: Memory  $\leftarrow$  SP

Structure: 2 - 7 – Store Destination

Stores the value in the Stack Pointer to Memory.

| Addr. Mode  | Assembly       | Opcode | Bytes | Cycles | С | Ν | Z |   |
|-------------|----------------|--------|-------|--------|---|---|---|---|
| Absolute    | STR SP, \$hhll | 274    | 3     | 4      | - | - | - | - |
| Zero Page   | STR SP, \$zz   | 275    | 2     | 3      | - | - | - | - |
| HL Indirect | STR SP, (HL)   | 276    | 1     | 2      | - | - | - | - |

# **Move Instructions**

Move Operations

# **Overview**

Common Structure: 3 – Source – Destination This logic block contains solely move operations. Both Source and Destination designations are the same.

#### Registers:

- [0] Xh Register
- [1] XI Register
- [2] Yh Register
- [3] Yl Register
- [4] H Register
- [5] L Register
- [6] Accumulator
- [7] Stack Pointer

# **Move Xh**

Operation: Destination ← Xh Structure: 3 – Destination – 0

Moves the value in Register Xh to the Destination.

| Addr. Mode | Assembly    | Opcode | Bytes | Cycles | С | N | Z |   |
|------------|-------------|--------|-------|--------|---|---|---|---|
| Register   | MOV Xh, Xl  | 310    | 1     | 2      | - | - | I | - |
| Register   | MOV Xh, Yh  | 320    | 1     | 2      | - | - | ı | - |
| Register   | MOV Xh, Yl  | 330    | 1     | 2      | - | _ | - | - |
| Register   | MOV Xh, H   | 340    | 1     | 2      | - | _ | - | - |
| Register   | MOV Xh, L   | 350    | 1     | 2      | - | _ | - | - |
| Register   | MOV Xh, Acc | 360    | 1     | 2      | - | _ | - | - |
| Register   | MOV Xh, SP  | 370    | 1     | 2      | - | _ | - | - |

# **Move XI**

Operation: Destination  $\leftarrow$  XI Structure: 3 – Destination – 1

Moves the value in Register XI to the Destination.

| Addr. Mode | Assembly    | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|-------------|--------|-------|--------|---|---|---|---|
| Register   | MOV XI, Xh  | 301    | 1     | 2      | - | - | ı | - |
| Register   | MOV XI, Yh  | 321    | 1     | 2      | - | - | I | - |
| Register   | MOV XI, YI  | 331    | 1     | 2      | - | _ | ı | - |
| Register   | MOV XI, H   | 341    | 1     | 2      | - | - | - | - |
| Register   | MOV XI, L   | 351    | 1     | 2      | - | - | - | - |
| Register   | MOV XI, Acc | 361    | 1     | 2      | - | _ | 1 | _ |
| Register   | MOV XI, SP  | 371    | 1     | 2      | - | _ | - | _ |

# **Move Yh**

Operation: Destination ← Yh Structure: 3 – Destination – 2

Moves the value in Register Yh to the Destination.

| Addr. Mode | Assembly    | Opcode | Bytes | Cycles | С | N | Z |   |
|------------|-------------|--------|-------|--------|---|---|---|---|
| Register   | MOV Yh, Xh  | 302    | 1     | 2      | - | - | I | - |
| Register   | MOV Yh, Xl  | 312    | 1     | 2      | - | - | ı | - |
| Register   | MOV Yh, Yl  | 332    | 1     | 2      | - | - | ı | - |
| Register   | MOV Yh, H   | 342    | 1     | 2      | - | - | ı | - |
| Register   | MOV Yh, L   | 352    | 1     | 2      | - | - | ı | - |
| Register   | MOV Yh, Acc | 362    | 1     | 2      | - | - | ı | - |
| Register   | MOV Yh, SP  | 372    | 1     | 2      | - | - | ı | - |

# **Move YI**

Operation: Destination ← YI Structure: 3 – Destination – 3

Moves the value in Register YI to the Destination.

| Addr. Mode | Assembly    | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|-------------|--------|-------|--------|---|---|---|---|
| Register   | MOV YI, Xh  | 303    | 1     | 2      | - | ı | ı | - |
| Register   | MOV YI, XI  | 313    | 1     | 2      | - | - | 1 | - |
| Register   | MOV YI, Yh  | 323    | 1     | 2      | - | - | ı | - |
| Register   | MOV YI, H   | 343    | 1     | 2      | - | - | = | - |
| Register   | MOV YI, L   | 353    | 1     | 2      | - | - | П | - |
| Register   | MOV YI, Acc | 363    | 1     | 2      | - | - | ı | - |
| Register   | MOV YI, SP  | 373    | 1     | 2      | - | - | - | - |

# **Move H**

Operation: Destination ← H
Structure: 3 – Destination – 4

Moves the value in Register H to the Destination.

| Addr. Mode | Assembly   | Opcode | Bytes | Cycles | С | N | Z |   |
|------------|------------|--------|-------|--------|---|---|---|---|
| Register   | MOV H, Xh  | 304    | 1     | 2      | - | - | Ī | - |
| Register   | MOV H, XI  | 314    | 1     | 2      | - | - | ı | - |
| Register   | MOV H, Yh  | 324    | 1     | 2      | - | - | ı | - |
| Register   | MOV H, Yl  | 334    | 1     | 2      | - | - | ı | - |
| Register   | MOV H, L   | 354    | 1     | 2      | - | - | ı | - |
| Register   | MOV H, Acc | 364    | 1     | 2      | - | _ | ı | - |
| Register   | MOV H, SP  | 374    | 1     | 2      | - | - | - | - |

#### **Move L**

Operation: Destination ← L Structure: 3 – Destination – 5

Moves the value in Register L to the Destination.

| Addr. Mode | Assembly   | Opcode | Bytes | Cycles | С | Ν | Z |   |
|------------|------------|--------|-------|--------|---|---|---|---|
| Register   | MOV L, Xh  | 305    | 1     | 2      | - | - | ı | - |
| Register   | MOV L, XI  | 315    | 1     | 2      | - | - | 1 | - |
| Register   | MOV L, Yh  | 325    | 1     | 2      | - | _ | ı | - |
| Register   | MOV L, YI  | 335    | 1     | 2      | - | - | = | - |
| Register   | MOV L, H   | 345    | 1     | 2      | - | - | П | - |
| Register   | MOV L, Acc | 365    | 1     | 2      | _ | _ | ı | - |
| Register   | MOV L, SP  | 375    | 1     | 2      | - | _ | - | - |

# **Move Accumulator**

Operation: Destination ← Acc Structure: 3 – Destination – 6

Moves the value in the Accumulator to the Destination.

| Addr. Mode | Assembly    | Opcode | Bytes | Cycles | С | N | Z |   |
|------------|-------------|--------|-------|--------|---|---|---|---|
| Register   | MOV Acc, Xh | 306    | 1     | 2      | - | - | Ī | - |
| Register   | MOV Acc, XI | 316    | 1     | 2      | - | - | ı | - |
| Register   | MOV Acc, Yh | 326    | 1     | 2      | - | _ | - | - |
| Register   | MOV Acc, Yl | 336    | 1     | 2      | - | _ | - | - |
| Register   | MOV Acc, H  | 346    | 1     | 2      | - | - | ı | - |
| Register   | MOV Acc, L  | 356    | 1     | 2      | - | _ | ı | - |
| Register   | MOV Acc, SP | 376    | 1     | 2      | - | _ | - | - |

# **Move Stack Pointer**

Operation: Destination ← SP Structure: 3 – Destination – 7

Moves the value in the Accumulator to the Destination.

| Addr. Mode | Assembly    | Opcode      | Bytes | Cycles | С | Ν | Z |   |
|------------|-------------|-------------|-------|--------|---|---|---|---|
| Register   | MOV SP, Xh  | 307         | 1     | 2      | - | - | ı | - |
| Register   | MOV SP, XI  | 31 <i>7</i> | 1     | 2      | - | - | 1 | - |
| Register   | MOV SP, Yh  | 327         | 1     | 2      | - | _ | ı | - |
| Register   | MOV SP, YI  | 337         | 1     | 2      | - | - | 1 | - |
| Register   | MOV SP, H   | 347         | 1     | 2      | - | - | I | - |
| Register   | MOV SP, L   | 357         | 1     | 2      | - | _ | ı | - |
| Register   | MOV SP, Acc | 367         | 1     | 2      | - | _ | - | - |

# **Extended Instruction Set**

Indirect Arithmetic and Logic, Load, Store, Move, and Double Register Stack Operations

#### **Overview**

Common Structure: 0 - Row - Operations

This logic block, similarly to Logic Block O, contains miscellaneous operations which utilize the Xhl and Yhl Combined Registers as memory pointers.

#### Operations:

- [0] Xhl Indirect Arithmetic and Logic
- [1] Yhl Indirect Arithmetic and Logic
- [2] Xhl Indirect Load
- [3] Yhl Indirect Load
- [4] Xhl Indirect Store
- [5] Yhl Indirect Store
- [6] 16 Bit Move Instructions
- [7] 16 Bit Push/Pop

#### Arithmetic and Logic Operation Rows:

- [0] Add
- [1] Add with Carry
- [2] Subtract
- [3] Subtract with Carry
- [4] Compare
- [5] AND
- [6] OR
- [7] XOR

#### Load/Store Rows:

- [0] Xh Register
- [1] XI Register
- [2] Yh Register
- [3] Yl Register
- [4] H Register
- [5] L Register
- [6] Accumulator
- [7] Stack Pointer

#### 16 Bit Move Instruction Rows:

- [0] Move  $Xhl \leftarrow Yhl$
- [1] Move Xhl ← HL
- [2] Move Yhl ← Xhl
- [3] Move Yhl ← HL
- [4] Move HL ← Xhl
- [5] Move HL ← Yhl

#### 16 Bit Push/Pop Rows:

- [O] Push Xhl
- [1] Pop Xhl
- [2] Push Yhl
- [3] Pop Yhl
- [4] Push HL
- [5] Pop HL
- [6] Push PC
- [7] Pop PC

#### Ext. Add

Operation: Acc, C, N, Z  $\leftarrow$  Acc + Operand

Structure: 0 – Operand – 0/1

Adds the value in the Accumulator to the Operand.

| Addr. Mode   | Assembly  | Opcode | Bytes | Cycles | С        | Ν        | Z        |   |
|--------------|-----------|--------|-------|--------|----------|----------|----------|---|
| Xhl Indirect | ADD (Xhl) | 000    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | 1 |
| Yhl Indirect | ADD (Yhl) | 001    | 1     | 2      | <b>√</b> | <b>√</b> | >        | - |

# **Ext. Add with Carry**

Operation: Acc, C, N, Z ← Acc + Operand + C

Structure: 0 – Operand – 0/1

Adds the value in the Accumulator to the Operand with Carry In.

| Addr. Mode   | Assembly  | Opcode | Bytes | Cycles | С | N        | Z        |   |
|--------------|-----------|--------|-------|--------|---|----------|----------|---|
| Xhl Indirect | ADC (Xhl) | 010    | 1     | 2      | ✓ | <b>√</b> | <b>√</b> | - |
| Yhl Indirect | ADC (Yhl) | 011    | 1     | 2      | ✓ | <b>√</b> | <b>√</b> | - |

# **Ext. Subtract**

Operation: Acc, C, N, Z  $\leftarrow$  Acc - Operand

Structure: 0 - Operand - 0/1

Subtracts the value in the Accumulator to the Operand.

| Addr. Mode   | Assembly  | Opcode | Bytes | Cycles | С        | N        | Z        |  |
|--------------|-----------|--------|-------|--------|----------|----------|----------|--|
| Xhl Indirect | SUB (Xhl) | 020    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> |  |
| Yhl Indirect | SUB (Yhl) | 021    | 1     | 2      | ✓        | <b>√</b> | <b>√</b> |  |

#### Ext. Subtract with Borrow

Operation: Acc, C, N, Z  $\leftarrow$  Acc - Operand - C

Structure: 0 - Operand - 0/1

Subtracts the value in the Accumulator to the Operand with Carry In.

| Addr. Mode   | Assembly  | Opcode | Bytes | Cycles | С        | N        | Z        |   |
|--------------|-----------|--------|-------|--------|----------|----------|----------|---|
| Xhl Indirect | SBB (Xhl) | 030    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Yhl Indirect | SBB (Yhl) | 031    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |

# **Ext. Compare**

Operation: C, N, Z ← Acc - Operand

Structure: 0 - Operand - 0/1

Subtracts the value in the Accumulator to the Operand, but does not save the difference.

| Addr. Mode   | Assembly  | Opcode | Bytes | Cycles | С        | Ν        | Ζ        |   |
|--------------|-----------|--------|-------|--------|----------|----------|----------|---|
| Xhl Indirect | CMP (Xhl) | 040    | 1     | 2      | <b>√</b> | <b>√</b> | <b>/</b> | - |
| Yhl Indirect | CMP (Yhl) | 041    | 1     | 2      | <b>√</b> | <b>√</b> | >        | - |

# **Ext. AND Operation**

Operation: Acc, C, N, Z  $\leftarrow$  Acc AND Operand

Structure: 0 – Operand – 0/1

Performs the AND operation on the Accumulator and the Operand.

| Addr. Mode   | Assembly  | Opcode | Bytes | Cycles | С        | N        | Z        |   |
|--------------|-----------|--------|-------|--------|----------|----------|----------|---|
| Xhl Indirect | AND (Xhl) | 050    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> | - |
| Yhl Indirect | AND (Yhl) | 051    | 1     | 2      | ✓        | <b>√</b> | <b>√</b> | - |

# **Ext. OR Operation**

Operation: Acc, C, N, Z  $\leftarrow$  Acc OR Operand

Structure: 0 - Operand - 0/1

Performs the OR operation on the Accumulator and the Operand.

| Addr. Mode   | Assembly | Opcode | Bytes | Cycles | С        | N        | Ζ        |   |
|--------------|----------|--------|-------|--------|----------|----------|----------|---|
| Xhl Indirect | OR (Xhl) | 060    | 1     | 2      | <b>√</b> | <b>√</b> | <b>\</b> | - |
| Yhl Indirect | OR (Yhl) | 061    | 1     | 2      | <b>√</b> | <b>√</b> | <b>√</b> |   |

# **Ext. XOR Operation**

Operation: Acc, C, N, Z ← (Acc OR Operand) AND NOT (Acc AND Operand)

Structure: 0 - Operand - 0/1

Performs the XOR operation on the Accumulator and the Operand.

| Addr. Mode   | Assembly  | Opcode | Bytes | Cycles | С        | Ν        | Z        |   |
|--------------|-----------|--------|-------|--------|----------|----------|----------|---|
| Xhl Indirect | XOR (XhI) | 070    | 1     | 2      | <b>√</b> | <b>√</b> | <b>/</b> | - |
| Yhl Indirect | XOR (Yhl) | 071    | 1     | 2      | <b>√</b> | <b>√</b> | >        | - |

# Ext. Load Xh

Operation: Xh ← Memory Structure: 2 – Load Source – 3

Loads a value from Memory into Register Xh.

| Addr. Mode   | Assembly     | Opcode | Bytes | Cycles | С | N | Z |   |
|--------------|--------------|--------|-------|--------|---|---|---|---|
| Yhl Indirect | LD Xh, (Yhl) | 003    | 1     | 2      | - | - | - | - |

#### Ext. Load XI

Operation: XI ← Memory Structure: 2 – Load Source – 3

Loads a value from Memory into Register XI.

| Addr. Mode   | Assembly     | Opcode | Bytes | Cycles | С | N | Z | - |
|--------------|--------------|--------|-------|--------|---|---|---|---|
| Yhl Indirect | LD Xh, (Yhl) | 013    | 1     | 2      | - | - | - | - |

# Ext. Load Yh

Operation: Yh ← Memory Structure: 2 – Load Source – 2

Loads a value from Memory into Register Yh.

| Addr. Mode   | Assembly     | Opcode | Bytes | Cycles | С | N | Z |   |
|--------------|--------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | LD Yh, (Xhl) | 022    | 1     | 2      | - | - | - | - |

# **Ext. Load Yl**

Operation: YI ← Memory Structure: 2 – Load Source – 2

Loads a value from Memory into Register YI.

| Addr. Mode   | Assembly     | Opcode | Bytes | Cycles | С | Z | Ζ |   |
|--------------|--------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | LD YI, (Xhl) | 032    | 1     | 2      | - | ı | ı | - |

# Ext. Load H

Operation: H ← Memory

Structure: 2 – Load Source – 2/3

Loads a value from Memory into Register H.

| Addr. Mode   | Assembly    | Opcode | Bytes | Cycles | С | N | Z |   |
|--------------|-------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | LD H, (Xhl) | 042    | 1     | 2      | - | - | ı | - |
| Yhl Indirect | LD H, (Yhl) | 043    | 1     | 2      | - | - | ı | - |

# Ext. Load L

Operation: L ← Memory

Structure: 2 – Load Source – 2/3

Loads a value from Memory into Register L.

| Addr. Mode   | Assembly    | Opcode | Bytes | Cycles | С | Ν | Ζ |   |
|--------------|-------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | LD L, (Xhl) | 052    | 1     | 2      | - | - | ı | - |
| Yhl Indirect | LD L, (Yhl) | 053    | 1     | 2      | - | - | - | - |

# **Ext. Load Accumulator**

Operation: Acc ← Memory

Structure: 2 – Load Source – 2/3

Loads a value from Memory into the Accumulator.

| Addr. Mode   | Assembly      | Opcode | Bytes | Cycles | С | N | Z |   |
|--------------|---------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | LD Acc, (Xhl) | 062    | 1     | 2      | - | - | ı | - |
| Yhl Indirect | LD Acc, (Yhl) | 063    | 1     | 2      | - | - | ı | - |

#### **Ext. Store Xh**

Operation: Memory  $\leftarrow$  Xh

Structure: 2 – Store Destination – 5

Stores the value in Register  $\operatorname{Xh}$  to  $\operatorname{Memory}$ .

| Addr. Mode   | Assembly      | Opcode | Bytes | Cycles | С | N | Z |   |
|--------------|---------------|--------|-------|--------|---|---|---|---|
| Yhl Indirect | STR Xh, (Yhl) | 005    | 1     | 2      | - | - | - | - |

# **Ext. Store XI**

Operation: Memory  $\leftarrow$  XI

Structure: 2 – Store Destination – 5

Stores the value in Register XI to Memory.

| Addr. Mode   | Assembly      | Opcode | Bytes | Cycles | С | Ν | Z |   |
|--------------|---------------|--------|-------|--------|---|---|---|---|
| Yhl Indirect | STR XI, (Yhl) | 015    | 1     | 2      | - | - | • | - |

# **Ext. Store Yh**

Operation: Memory  $\leftarrow$  Yh

Structure: 2 – Store Destination – 4

Stores the value in Register Yh to Memory.

| Addr. Mode   | Assembly      | Opcode | Bytes | Cycles | С | N | Z | 1 |
|--------------|---------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | STR Yh, (Xhl) | 024    | 1     | 2      | - | - | - | - |

# **Ext. Store Yl**

Operation: Memory ← Yl

Structure: 2 - Store Destination - 4

Stores the value in Register YI to Memory.

| Addr. Mode   | Assembly      | Opcode | Bytes | Cycles | С | N | Z |   |
|--------------|---------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | STR YI, (XhI) | 034    | 1     | 2      | - | - | - | - |

#### **Ext. Store H**

Operation: Memory ← H

Structure: 2 – Store Destination – 4/5

Stores the value in Register H to Memory.

| Addr. Mode   | Assembly     | Opcode | Bytes | Cycles | С | Ν | Z |   |
|--------------|--------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | STR H, (Xhl) | 044    | 1     | 2      | - | - | ı | - |
| Yhl Indirect | STR H, (Yhl) | 045    | 1     | 2      | - | - | ı | - |

#### **Ext. Store L**

Operation: Memory ← L

Structure: 2 - Store Destination - 4/5

Stores the value in Register L to Memory.

| Addr. Mode   | Assembly     | Opcode | Bytes | Cycles | С | N | Z |   |
|--------------|--------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | STR L, (Xhl) | 054    | 1     | 2      | - | - | - | - |
| Yhl Indirect | STR L, (Yhl) | 055    | 1     | 2      | _ | - | - | - |

#### **Ext. Store Acc**

Operation: Memory ← Acc

Structure: 2 – Store Destination – 4/5

Stores the value in the Accumulator to Memory.

| Addr. Mode   | Assembly       | Opcode | Bytes | Cycles | С | Ν | Ζ |   |
|--------------|----------------|--------|-------|--------|---|---|---|---|
| Xhl Indirect | STR Acc, (Xhl) | 064    | 1     | 2      | - | - | - | - |
| Yhl Indirect | STR Acc, (Yhl) | 065    | 1     | 2      | - | - | - |   |

# **Ext. Move Xhl**

Operation: Destination ← Xhl

Structure: N/A

Moves the value in Double Register Xhl to the Destination.

| Addr. Mode      | Assembly     | Opcode | Bytes | Cycles | С | N | Z |   |
|-----------------|--------------|--------|-------|--------|---|---|---|---|
| Double Register | MOV Xhl, Yhl | 026    | 1     | 3      | - | - | ı | - |
| Double Register | MOV XhI, HL  | 046    | 1     | 3      | - | - | ı | - |

# **Ext. Move Yhl**

Operation: Destination ← Yhl

Structure: N/A

Moves the value in Double Register Yhl to the Destination.

| Addr. Mode      | Assembly     | Opcode | Bytes | Cycles | С | N | Z |   |
|-----------------|--------------|--------|-------|--------|---|---|---|---|
| Double Register | MOV Yhl, Xhl | 006    | 1     | 3      | - | - | ı | - |
| Double Register | MOV Yhl, HL  | 056    | 1     | 3      | - | - | - | - |

#### **Ext. Move HL**

Operation: Destination ← HL

Structure: N/A

Moves the value in Double Register HL to the Destination.

| Addr. Mode      | Assembly    | Opcode | Bytes | Cycles | С | Ν | Z |   |
|-----------------|-------------|--------|-------|--------|---|---|---|---|
| Double Register | MOV HL, Xhl | 016    | 1     | 3      | - | - | ı | - |
| Double Register | MOV HL, Yhl | 036    | 1     | 3      | - | - | ı | - |

# Ext. Push

Operation: Stack  $\leftarrow$  Double Register, SP  $\leftarrow$  SP + 2

Structure: N/A

Pushes the Double Register specified in the instruction onto the Stack.

| Addr. Mode      | Assembly | Opcode | Bytes | Cycles | С | Ν | Z |   |
|-----------------|----------|--------|-------|--------|---|---|---|---|
| Double Register | PSH Xhl  | 007    | 1     | 6      | - | - | • | - |
| Double Register | PSH Yhl  | 027    | 1     | 6      | - | - | - | - |
| Double Register | PSH HL   | 047    | 1     | 6      | - | - | - | - |
| Double Register | PSH PC   | 067    | 1     | 6      | - | - | - | - |

# Ext. Pop

Operation:  $SP \leftarrow SP - 2$ ,  $Stack \leftarrow Double Register$ 

Structure: N/A

Pops the two topmost values from the Stack into the Double Register specified in the

instruction.

| Addr. Mode      | Assembly | Opcode      | Bytes | Cycles | С | Z | Z |   |
|-----------------|----------|-------------|-------|--------|---|---|---|---|
| Double Register | POP Xhl  | 01 <i>7</i> | 1     | 7      | - | - | - | - |
| Double Register | POP Yhl  | 037         | 1     | 7      | - | - | - | - |
| Double Register | POP HL   | 057         | 1     | 7      | - | - | - | - |
| Double Register | POP PC   | 077         | 1     | 7      | - | - | - | - |