## **Biasing Transistors (BJT)**

## I. Introduction

For a transistor to be an amplifier, a correct biasing is required. A correct bias is defined in the Active region of a transistor, which needs two conditions:

$$V_{RF} = forward\ bias$$

$$V_{RC} = reverse bias$$

The bias point, then, will determine the following quantities known as the small-signal parameters:

Quiescent 
$$\rightarrow r_0, r_{\pi}, and g_m$$

In general, one should start transistor analysis with the DC biasing. Then, do the small-signal (AC) analysis, which only deals with the small changes in voltages and currents. Finally, one can compute the input and output resistance of circuit to complete the analysis. Note that DC voltage source is treated as short-circuit (ground) and DC current source is treated as open circuit, for an ideal current source exhibit infinite input resistance. The reason why one can perform DC and AC analysis separately is because the superposition principle can be applied.

Note that there are variations in collector current and the Base-Emitter voltage. If there were no variations, then there wouldn't be amplification.



## a.Linearity

Linearity is one key point in transistor amplifier analysis since it defines what "small-signal" means in circuit. One can perform the small-signal analysis only when the biasing points  $(I_C, V_{BE}, etc)$  exhibit or experience small changes in them. To expound, non-linear circuit can't be a candidate for amplifier and the small-signal analysis wouldn't work. Non-linearity means

that when small change in voltage (collector-emitter) causes a large change in current (collector). As a rule of thumb, 10% of variation in such change is acceptable and can be thought as "small-change".

# b.Understand the gravity of Biasing quantitatively



Figure 2. Example Circuit

Let's suppose one forgot to bias a circuit and use typical values as follow:

$$I_S = 6 \times 10^{-16} A$$

$$V_T = 26 mV$$

$$V_{in} = 20 mV$$

The microphone produces 20 mV and since there's no biasing point:

$$V_{in} = V_{BE} = 20 \ mV$$

Now, one can calculate the collector current using the following equation:

$$I_C = I_S \exp\left(\frac{V_{BE}}{V_T}\right)$$

After some math,

$$I_C = 1.295 \times 10^{-15} A$$

Now, the output voltage:

$$V_{out} = R_C I_C = 1.295 \times 10^{-12} V \cong 0 V$$

$$g_m = \frac{I_C}{V_T} = 4.98 \times 10^{-14} \ mho \cong 0 \ mho$$

Hence, the circuit produces no transconductance therefore no output. If one tries out with correct bias point ( $V_{BE} \approx 700 \text{ mV}$ ), then the result would have become:

$$I_C = 0.295 \, mA$$

$$V_{out} = 0.295 V$$

$$A_v = \frac{V_{out}}{V_{in}} = 14.75$$

## c. Biasing and Gain

Once transistor is in the forward-active region, one can select the voltage gain by choosing appropriate collector current.



Figure 3.

## d.Contents of Biasing

Let's go through all the biasing techniques and then it may become comfortable when biasing transistor. List of biasing techniques:

| Simple Biasing                    |
|-----------------------------------|
| Resistive Divider Biasing         |
| Biasing with Emitter Degeneration |
| Self-biased Stage                 |
| Biasing PNP transistor            |

Note

"Emitter Degeneration" for stabilizing the bias point "Resistive Divider" for suppressing the dependency of collector current upon  $\beta$ 

## i. Simple Biasing



Figure 4. Simple Biasing Circuit

Equations for simple biasing circuit:

$$Assume \ V_{BE} = 700 \sim 800 \ mV$$

$$I_B = \frac{V_{CC} - V_{BE}}{R_B} = \frac{I_C}{\beta}$$

$$V_{CE} = V_{CC} - R_C I_C > V_{BE}$$
The condition for call storage test than the base are less in recovery for example 2.

The condition for collector voltage is greater than the base voltage is necessary for ensuring the forward active region.

In summary, the procedure:

$$I_B \to I_C \to V_{CE}$$

Note that since we used an assumption for the base-emitter voltage, iterations are required. Just keep track of all the collector current until they converge to some number.

## ii. Resistive Divider Biasing



Figure 5.

Equations for Resistive Divider Biasing:

$$V_X = \frac{R_2}{R_1 + R_2} V_{CC}$$

$$I_C = I_S \exp\left(\frac{V_X}{V_T}\right) \rightarrow independent \ of \ \beta$$

Note that the base current should be negligible in spite of the independency of collector current upon  $\beta$ .

What do we do when the base current is not negligible at the end?

Now, we introduce the Thevenin equivalent circuit technique. If we use Thevenin approach, then we don't have to assume that the base current would be negligible. Note that Thevenin voltage is equal to the open-circuit output voltage.



Figure 6.

Equations for Thevenin approach:

$$V_{thev} = rac{R_2}{R_1 + R_2} V_{CC}$$
 $R_{thev} = R_1 || R_2 o output \ resistance \ if \ V_{CC} = 0$ 
 $V_X = V_{thev} - I_B R_{thev}$ 
 $I_C = I_S \exp\left(rac{V_X}{V_T}\right) o I_B \ doesn't \ have \ to \ be \ negligible$ 

As before, iterations are required to calculate the bias accurately; however, since the collector current is now in the exponential function, there is huge fluctuation. Hence, we suggest the following form to calculate the base current.

$$I_B = rac{\left(V_{thev} - V_T \ln\left(rac{I_C}{I_S}
ight)
ight)}{R_{thev}}$$
 $I_C = eta I_B$ 

Summary:

Assume 
$$V_{BE} = V_T \ln \left(\frac{I_C}{I_S}\right) \rightarrow I_B \rightarrow I_C \rightarrow V_{BE} \rightarrow \cdots$$

## iii. Emitter Degeneration Biasing

This configuration solves two problems: the sensitivity of  $\beta$  and  $V_{BE}$ .  $R_1$  and  $R_2$  are for the sensitivity of  $\beta$ .  $R_E$  at the emitter end is for stabilizing the bias point.



Figure 7. Emitter Degeneration Biasing

Equations for Emitter Degeneration Biasing:

$$V_X = \frac{R_2}{R_1 + R_2} V_{CC}$$

$$V_P = V_X - V_{BE}$$

$$I_E = \frac{V_P}{R_E} \cong I_C \text{ if } \beta \gg 1$$

Robust Design Rules:



Figure 8. Robust Biasing Circuit Topology

Two rules:

$$I_1 \gg I_B$$

#### $V_{RE}$ should be large enough

The first rule check point ensures lower sensitivity to  $\beta$ . The second one is for removing the uncertainty in variations in  $V_X$  and  $V_{BE}$ .

#### Design Procedure:

- 1. Decide  $I_C$ , which will determine  $g_m$  and  $r_\pi$
- 2. Choose  $V_{RE} \cong I_C R_E$  (e. g. 200 mV) based on the expected variations of  $R_1$ ,  $R_2$ , and  $V_{BE}$
- 3. Calculate  $V_X = V_{BE} + I_C R_E$  where  $V_{BE} = V_T \ln \left( \frac{I_C}{I_S} \right)$
- 4. Choose R₁ and R₂ so that I₁ ≫ IB
  5. For gain, Rc must be selected based on the maximum value that places Q₁ at the edge of saturation.

### $\overline{\text{Considering } V_{CE,sat}}$ ?

#### Trade-offs of lower sensitivity:

If  $I_1$  is much more larger than (e.g.more than 10 times), then  $R_1$  and  $R_2$  will become small  $\rightarrow$ lower input impedance of circuit.

If we chose very large  $V_{RE} \rightarrow V_X$  become very large too  $(V_X = V_{BE} + V_{RE}) \rightarrow \text{limit the}$ minimum value of  $V_C$  to avoid saturation.

## iv. Self-Biased Stage



Figure 9. Self-Biased Stage Circuit

This topology is always in forward active region regardless of circuit parameters because  $V_B$  <  $V_C$ ;  $V_X = V_Y - I_B R_B$ . This means even if we indefinitely increase  $R_C$ ,  $Q_1$  would still be remained the active region.

Equations for self-biased stage:

$$V_Y = V_{CC} - R_C I_C = R_B I_B + V_{BE}$$

$$I_{C} = \frac{I_{B}}{\beta}$$

$$I_{C} = \frac{V_{CC} - V_{BE}}{R_{C} + \frac{R_{B}}{\beta}}$$

$$V_{BE} = V_{T} \ln \left(\frac{I_{C}}{I_{S}}\right)$$

Summary:

Guess  $V_{BE} \rightarrow$  Compute  $I_C \rightarrow$  then iterate until converges to some number of  $V_{BE}$ 

Two important guidelines for self-biased stage:

$$V_{CC}-V_{BE}\gg$$
 the uncertainty in  $V_{BE}$   $R_{C}\ggrac{R_{B}}{eta}$ 

Design Procedure of self-biased stage:

$$e.g. Choose \ R_C = rac{10R_B}{eta}$$
 $hence \ I_C = rac{V_{CC} - V_{BE}}{1.1R_C}$ 

## v. Summary of NPN biasing



Figure 10.

## vi. Biasing of PNP transistor

# II. Examplesa.Example 5.11



Simulated Bias Points: (wrong model version....... Q2N2222 has  $I_S = 1 \times 10^{-14} A$ )

| $V_{re}$   | 0.279 V          |  |  |
|------------|------------------|--|--|
| $V_{out}$  | 0.422 <i>V</i>   |  |  |
| $V_{base}$ | 0.925 <i>V</i>   |  |  |
| $I_C$      | 0.692 <i>mA</i>  |  |  |
| $I_{sup}$  | 0.744 <i>mA</i>  |  |  |
| $V_{BE}$   | 646 mV           |  |  |
| $V_{BC}$   | 502 <i>mV</i>    |  |  |
| $V_{CE}$   | 144 mV           |  |  |
| $g_m$      | 26.7 <i>mmho</i> |  |  |



### Figure

| Name:   | q1        |
|---------|-----------|
| Model:  | ex_5_11   |
| Ib:     | 4.00e-06  |
| Ic:     | 4.00e-04  |
| Vbe:    | 7.68e-01  |
| Vbc:    | -3.71e-01 |
| Vce:    | 1.14e+00  |
| BetaDC: | 1.00e+02  |
| Gm:     | 1.55e-02  |
| Rpi:    | 6.47e+03  |
| Rx:     | 0.00e+00  |
| Ro:     | 8.78e+20  |
| Cbe:    | 0.00e+00  |
| Cbc:    | 0.00e+00  |
| Cjs:    | 0.00e+00  |
| BetaAC: | 1.00e+02  |
| Cbx:    | 0.00e+00  |
| Ft:     | 0.00e+00  |
|         |           |

```
V(re):
           0.161474 voltage
V(vcc):
                         voltage
            1.30094
V(out):
                         voltage
            0.929913 voltage
V(base):
V(n001):
                          voltage
            0.000399688 device current
Ic(Q1):
Ib(Q1):
            3.99688e-006 device_current
            -0.000403685 device_current
Ie(Q1):
            9.29913e-018 device current
I(C1):
           4.75659e-005 device_current
I(Rb1):
            5.15628e-005 device current
I(Rb2):
            0.000399688 device_current
I(Rc):
            0.000403685
I(Re):
                           device current
             -0.00045125
                           device current
I(Vcc):
              9.29913e-018
I(V1):
                           device current
```

Figure. DC Operating Points

Calculations:

$$V_{BE}=778~mV~and~assume~V_{RE}=200~mV$$
 
$$I_{C}=0.5~mA~(given)$$
 
$$I_{B}=\frac{I_{C}}{\beta}=5~\mu A~(\because \beta=100)$$

 $I_1 \gg I_B$  ( $I_1$  is the current flowing through  $R_{B2}$ )

$$\frac{V_{CC}}{R_{B1} + R_{B2}} \gg I_B$$

From KVL:

$$V_B = \frac{R_{B2}}{R_{B1} + R_{B2}} V_{CC} = V_{BE} + I_E R_E = 978 \text{ mV}$$

Let's take 10 times of  $I_1$  and say it is equivalently saying much greater than  $I_B$ , then we obtain:

$$\frac{V_{CC}}{10I_B} = R_{B1} + R_{B2} = 50kohm$$

Hence, we obtain one of the resistance:

$$R_{B2} = \frac{(978 \, mV)}{V_{CC}} * 50kohm = 19.56kohm$$

The other resistance can be easily obtained and this value is:

$$R_{B1} = 50k - 19.56k = 30.44kohm$$

Now, collector resistance can be found from the biasing requirement:

$$V_C > V_B$$

$$V_{CC} - I_C R_C > V_B$$

Hence,

$$R_C < 3043.45 \ ohm$$

The output voltage can be determined after determining the collector resistance:

$$let R_C = 3kohm$$
 
$$V_{out} = V_{CC} - R_C I_C = 2.5 - (3k)(0.5mA) = 1.0 V$$

Note that circuit designers should also think about the positive and negative swings. For symmetry purpose, suggested output DC voltage level should be  $V_{out} \cong [V_{CC} - 0V(GND)]/2$  so that AC output voltage can oscillate without clipping.

For the gain:

 $A_v = -\frac{R_C||R_L}{\frac{1}{g_m} + R_E + \frac{R_{Thev}}{\beta + 1}} \cdot \frac{R_1||R_2}{R_1||R_2 + R_S},$ Activate Window Go to Settings to acti

$$A_{v,calculated} = -g_m R_C = -(1.55 \times 10^{-2})(3000) = -5.26$$

However, the plot shows that:

$$A_{v,simulated} = -6.4$$



Figure. Gain plot of example 5.11

Input and Output Graphs:



Figure. Input and Output

Notice that the output contains the DC level ( $\cong 1.3V$ ) and AC part (which is the amplified input level with the gain).

Now, let's examine the case where collector resistance value is too high.



Figure. Output Voltage when  $R_C = 10kohm$ 

Notice that output voltage is no longer linearly related to the input signal. From the basic amplifier analysis, we know that amplification only possible in the forward region of operation and now we checked it is true. If we calculate and see if Q1 is correctly biased or not:

$$V_C = 2.5 - (0.5mA)(10kohm) = -2.5 V$$

Hence,

$$V_B > V_C$$

Let's take a look at the below chart and we can tell Q1 has entered the saturation region.

| Applied voltages            | B-E junction bias (NPN)    | B-C junction bias (NPN)    | Mode (NPN)                 |
|-----------------------------|----------------------------|----------------------------|----------------------------|
| E < B < C                   | Forward                    | Reverse                    | Forward-active             |
| E < B > C                   | Forward                    | Forward                    | Saturation                 |
| E > B < C                   | Reverse                    | Reverse                    | Cut-off                    |
| E > B > C                   | Reverse                    | Forward                    | Reverse-active             |
|                             |                            |                            |                            |
| Applied voltages            | B-E junction<br>bias (PNP) | B-C junction<br>bias (PNP) | Mode (PNP)                 |
| Applied voltages  E < B < C | _                          | _                          | Mode (PNP)  Reverse-active |
|                             | bias (PNP)                 | bias (PNP)                 | ` '                        |
| E < B < C                   | bias (PNP)<br>Reverse      | bias (PNP) Forward         | Reverse-active             |

Figure. Modes of Operations of BJT

However, there's so called " $V_{CE,sat}$ " which allows higher value for collector resistance. This voltage is usually up to 400 mV in low-voltage application.

Hence, modified equation yields:

$$V_C \approx V_B - 400 mV$$

Re-calculated the maximum value of the collector resistance with the saturation voltage:

$$R_C < 3843.45 \ ohm$$

# III. References

[1] Fundamentals of Microelectronics, Behzad and Razavi, 2<sup>nd</sup> Edition