# BCD up/down counter

## 74HC/HCT4510

### **PIN DESCRIPTION**

| PIN NO.      | SYMBOL                           | NAME AND FUNCTION                             |  |
|--------------|----------------------------------|-----------------------------------------------|--|
| 1            | PL                               | parallel load input (active HIGH)             |  |
| 4, 12, 13, 3 | D <sub>0</sub> to D <sub>3</sub> | parallel inputs                               |  |
| 5            | CE                               | count enable input (active LOW)               |  |
| 6, 11, 14, 2 | Q <sub>0</sub> to Q <sub>3</sub> | parallel outputs                              |  |
| 7            | TC                               | terminal count output (active LOW)            |  |
| 8            | GND                              | ground (0 V)                                  |  |
| 9            | MR                               | asynchronous master reset input (active HIGH) |  |
| 10           | UP/DN                            | up/down control input                         |  |
| 15           | СР                               | clock input (LOW-to-HIGH, edge-triggered)     |  |
| 16           | V <sub>CC</sub>                  | positive supply voltage                       |  |







# BCD up/down counter

## 74HC/HCT4510



### **FUNCTION TABLE**

| MR | PL | UP/DN | CE | СР         | MODE          |
|----|----|-------|----|------------|---------------|
| L  | Н  | Χ     | Х  | Χ          | parallel load |
| L  | L  | Χ     | Н  | Х          | no change     |
| L  | L  | L     | L  | $\uparrow$ | count down    |
| L  | L  | Н     | L  | <b>1</b>   | count up      |
| Н  | Χ  | Χ     | Х  | Χ          | reset         |

#### **Notes**

1. H = HIGH voltage level

L = LOW voltage level

X = don't care

↑ = LOW-to-HIGH clock transition

