1) Each BPM has 4 identical DDC channels (antennas A, B, C, D). Each BPM FPGA process 2 BPMs, what gives a total of 16 identical DDC channels 2) All components belongs to the same clock domain (ADC clock)
3) Since all DDC channels must have identical filters, multi-channel filter implementation (8 or 16 channels) can be considered
4) All components must be reconfigurable during runtime via Local bus (AXI-Lite or Wishbone, to be defined)

adc\_rate = ~117.5 MHz tbt\_rate = adc\_rate/188 fofb\_rate = tbt\_rate/62 monit\_rate = fofb\_rate/1000 adc\_rate: ADC data rate (ADC clock)
tbt\_rate: Intru-by-tun data rate (beam revolution frequency)
fbf\_rate: fast orbit feedback data rate
monit\_rate: monitoring data rate

SIRIUS

monit\_amb @monit\_rate x 4 @monit\_rate x 2 @monit\_rate HB FIR (PFIR) HB FIR (CFIR) CIC (Decimator) fofb\_amp @fofb\_rate Polyphase FIR (Decimator) @tbt\_rate (rect to polar) CORDIC @tbt\_rate HB FIR HB FIR (PFIR) (PFIR) @tbt\_rate x 2 HB FIR (CFIR) HB FIR (CFIR) @tbt\_rate x 4 CIC (Decimator) CIC (Decimator) SFDR > 100 dB -sin (NCO) @adc\_rate SOO lata ►IR (BPF)