

### HARDWARE INFORMATION

# General Description

The Home Cable Computer (HCC) processor board is a general purpose single board computer. Based on a Z80A microprocessor it has 64K of on board dynamic RAM. The HCC is designed to operate in a home setting, using the standard color or monochrome television set as a display and sound output device.

The processor board is approximately 9.626" by 12". It provides interfaces to the Home Cable Computer Adapter (HCCA), the four option card slots, and the detachable keyboard.

The processor board is mounted just above, and parallel to, the bottom of the HCC basic package. A steel bulkhead plate is mounted across the back edge of the board in the vertical plane. This bulkhead has all external interface connectors mounted on it, providing for RF shielding and strain relief. When the processor board is installed in the HCC basic package, the bulkhead is screwed to the inside back surface with the connectors protruding through rectangular slots in the rear of the package. Thus, the bulkhead is electrically part of the steel package and effectively eliminates RF radiation to the outside.

### Clocks

The processor board is designed to operate in a television environment requiring specific clock frequencies. The processor board has a 10.738635 megahertz ± 50 ppm fundamental frequency, parallel-mode crystal. This is directly connected to the video processor. The video processor divides the clock frequency by three resulting in a 3.579545 (referred to hereafter as 3.58) megahertz basic clock rate. This 3.58 megahertz clock is used to drive the Z80A microprocessor.

# **Z80A Microprocessor**

The processor board contains a Z80A microprocessor. In addition to application software, it controlls the overall HCC system and has inherent dynamic RAM refresh capability.

#### ROM

A 4K byte ROM (Read Only Memory) contains the bootstrap software. Upon reset, this software performs a minimal self test on the processor board and initializes the system. It also contains software which can communicate with the HCCA or a floppy disk to allow for bootstrapping.

The ROM may be selected or deselected under software control. When selected, any memory read request to addresses 0000 - 0FFF hex will be directed to the ROM; write requests to these addresses will go to RAM.

### RAM

The processor board contains 64K bytes of RAM (Random Access Memory), available to the CPU. The memory consists of eight 64K x 1 dynamic RAM chips, refreshed automatically by the Z80A.

### Address Decoder

This logic provides all memory mapping and I/O address decoding.

### Video Processor

The HCC processor board uses the TMS9918A video display processor chip. This processor generates NTSC compatible color video signal.

The video processor is connected to the Z80A data bus and resides in I/O space. The video processor controls its own 16K x 8 dynamic RAM refresh memory which is not connected to the Z80A data bus. The Z80A issues commands to the video processor to control it and can read or write the refresh RAM through the video processor.

The output of the video processor is connected to the RF modulator for display on the television set. This output is also available on another connector as NTSC compatible video signal, which can drive a video monitor.

For more details, refer to the TMS9918A Video Processor Data Manual.

#### Audio Processor

The HCC processor board contains an AY-3-8910 programmable sound generator chip. This chip produces three channels of sound used in applications such as sound effects, music synthesis, alarms, and FSK modems.

The sound generator is programmed by the Z80A to produce the desired audio waveforms. For more detail, see the AY-3-8910/8912 Programmable Sound Generator Data Manual.

In order to use the speaker of the television set, the output of the sound generator is connected to the RF modulator. In addition, the audio output is available on a connector for transmission to an external amplifier.

The AY-3-8910 contains two 8-bit bi-directional parallel ports. One is used to output the interrupt masks; the other, to read the status flags.

### RF Modulator

The RF modulator combines the NTSC compatible video signal from the video processor with the sound generator output. The resulting signal can be received on channel 3 or 4 of a standard home television set. The selection of channel 3 or 4 is made by an internal switch mounted on the processor board.

The RF output impedance is 75 ohms. For connection to 300 ohm television antenna input terminals, an external impedance matching balum must be used.

### RF Switch

Since the HCC is usually functioning in a CATV environment, provisions must be made to accommodate a cable converter signal as well as the RF output from the HCC.

To accomplish this, the HCC processor board has an external RF input connector. Either the external signal or the processor signal may be selected by a video switch and transmitted to the RF output connector. This output is connected to the antenna input of the TV set. The computer can switch between the two RF sources under program control. If the HCC power is off, the external input is selected automatically.

Note: The RF switch cannot carry a raw CATV signal due to bandwidth limitations; the switch is designed to carry channel 3 or 4 only.

# Keyboard Interface

This interface supplies unregulated +10 volt DC power to the detachable keyboard and receives serial data from the keyboard. The keyboard contains a single chip microprocessor which performs keyboard encoding and games control. The keyboard output is received by the HCC 8251 programmable communications interface. The data rate is 6992 baud using EIA RS422 transmission over twisted pair cable with overall shield.

## Printer Interface

The printer interface is capable of driving a subset of the standard Centronics parallel printer.

The printer is accessed through a parallel port with 8 data lines. It is connected to the HCC via a 15 pin, female, D-type connector.

## **HCCA** Interface

The HCCA interface consists of a full duplex, 111 kilobit per second serial interface using EIA RS422 transmission. The processor can send commands to the HCCA, requesting data or programs from the device connected.

# **Option Card Interface**

This interface provides bi-directional data, address and control signals to up to four option cards, which can be installed in the basic HCC package. Each card is assigned 16 consecutive I/O addresses as follows:

- a) slot 0 addresses CO to CF
- b) slot 1 addresses D0 to DF
- c) slot 2 addresses E0 to EF
- d) slot 3 addresses FO to FF

The buffered signal bus is brought to four sets of pins at the front edge of the processor board. Each option card is connected to one set of pins by a flexible cable with an inline female connector.

# Interrupt Logic

The processor board permits eight levels of maskable, vectored-priority interrupts. The interrupts are vectored using Z80 mode 2. Each interrupt level is masked by a bit in the sound processor port A. They are listed in order of decreasing priority as follows:

- 0) HCCA Receive
- 1) HCCA Send
- 2) Detachable Keyboard
- 3) Video Frame Sync
- 4) Option Card 0
- 5) Option Card 1
- 6) Option Card 2
- 7) Option Card 3

### Reset Switch

A momentary contact pushbutton switch is mounted on the front of the chassis to provide for a system reset.

# Control Register

A register is provided to permit software control of the following devices:

- a) 3 LED's mounted on the front panel
- b) ROM enable
- c) RF switch
- d) Printer data strobe

# **Status Byte**

A status byte can be read by the Z80 via the sound processor port B. The status flags are listed in PROGRAMMING INFORMATION, Sound Generator.

### PROGRAMMING INFORMATION

## **Device Addresses**

DEVICE ADDRESS

Control Register 00H (write only)

Sound Generator

1/0 Port A 40H (write data)
-interrupt enable 41H (latch address)
1/0 Port B 40H (read data)

-status

HCCA 80H (read/write)

Keyboard 90H (data)

91H (status)

VDP AOH (data transfer)

A1H (latch address)

Printer I/O Port BOH (write only)

# Control Register

D7 - N.C.

D6 - N.C.

D5 - Yellow LED -(Pause)
D4 - Red LED -(Alert)
D3 - Green LED -(Check)

D2 - Data Strobe -strobes data to the printer register
D1 - Video Switch -chooses the signal for transmission

to the TV screen

DO - ROM Select -selects 4K ROM

### Printer I/O Port

(MSB) (LSB)

D7 D6 D5 D4 D3 D2 D1 D0 -B0H (write data only)

## Sound Generator

See AY-3-8910/8912 data manual.

In addition to sound generation, I/O ports A and B are used to provide the following functions:

# Interrupt Enable (Output)

-Port A (write only)

D7 - HCCA Receive

D6 - HCCA Send

D5 - Keyboard

D4 - Video Frame Sync

D3 - Option Card O (J9)

D2 - Option Card 1 (J10)

D1 - Option Card 2 (J11)

DO - Option Card 3 (J12)

# Status Byte (Input)

-Port B (read only)

D7 - N.C.

D6 - Overrun Error (HCCA UART)

D5 - Framing Error (HCCA UART)

D4 - Printer Busy

D3 - A2 Priority

D2 - A1 Priority

D1 - A0 Priority

D0 - Interrupt Request

Note: If 'Interrupt Request' (D0) is true, A2 - A0 contains the number of the highest interrupt request (0 is the highest priority).

# Keyboard

See 8251A data manual.

90H (Data) 91H (Status)

#### HCCA

See TR1863 data manual.

80H (Read Data) 80H (Write Data)

### VDP

See TMS9918A data manual.

A0H (Data Transfer) A1H (Latch Address)

## INTERFACES

Non-interchangeable connectors have been used whenever damage could result from incorrect connections.

## Printer Interface

A fifteen pin female D-type connector is used.

| <u>Pin</u> | <u>Signal</u> | <u>Direction</u> | Description                                                                                                                                                |  |  |  |  |  |  |  |
|------------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1          | STROBE        | Out              | Strobe pulse to output data. Pulse width must be > 0.5 uS at receiving end.                                                                                |  |  |  |  |  |  |  |
| 2          | DATA 1        | Out              | Data Bit 1 (LSB)                                                                                                                                           |  |  |  |  |  |  |  |
| 3          | DATA 2        | Out              | Data Bit 2                                                                                                                                                 |  |  |  |  |  |  |  |
| 4          | DATA 3        | Out              | Data Bit 3                                                                                                                                                 |  |  |  |  |  |  |  |
| 5          | DATA 4        | Out              | Data Bit 4                                                                                                                                                 |  |  |  |  |  |  |  |
| 6          | DATA 5        | Out              | Data Bit 5                                                                                                                                                 |  |  |  |  |  |  |  |
| 7          | DATA 6        | Out              | Data Bit 6                                                                                                                                                 |  |  |  |  |  |  |  |
| 8          | DATA 7        | Out              | Data Bit 7                                                                                                                                                 |  |  |  |  |  |  |  |
| 9          | B ATAD        | Out              | Data Bit 8                                                                                                                                                 |  |  |  |  |  |  |  |
| 11         | BUSY          | In               | Indicates the printer cannot receive data as follows:  1) During data loading 2) During print operation 3) In OFF-LINE state 4) During printer error state |  |  |  |  |  |  |  |
| 15         | OV            | -                | Logic ground.                                                                                                                                              |  |  |  |  |  |  |  |

# **Phono Type Connectors**

RCA Female Phono connectors are used for the following interfaces:

- a) Video out
- b) Audio out

## HCCA

A 5-pin DIN connector is used as follows:

| <u>Pin</u> | Description |
|------------|-------------|
| 5          | Transmit +  |
| 3          | Transmit -  |
| 1          | Receive +   |
| 4          | Receive -   |

# Keyboard

A 6-pin DIN connector is used as follows:

| <u>Pin</u> | <u>Description</u> |                |
|------------|--------------------|----------------|
| 1          | unused             | (Shield = GND) |
| 2          | +9 volts return    |                |
| 3          | +9 volts           |                |
| 4          | TX+                |                |
| 5          | TX-                |                |
| 6          | unused             |                |

# LED

An 8-pin in-line header is used to interconnect the LED/Reset Switch PCB with the HCC processor board as follows:

| <u>Pin</u> | <u>Description</u> |
|------------|--------------------|
| 1          | Power On (green)   |
| 2          | Pause (yellow)     |
| 3          | Alert (red)        |
| 4          | Check (green)      |
| 5          | Reset Switch       |
| 6          | Logic Ground       |

# Option Card

Four 30-pin in-line headers are used to provide signal interconnections to the option cards as follows:

| <u>Pin</u> | <u>Signal</u> | Direction   | Description                                                                                                     |
|------------|---------------|-------------|-----------------------------------------------------------------------------------------------------------------|
| 16         | DO            | In/Out      | Data Bit 0 (LSB)                                                                                                |
| 17         | D1            | In/Out      | Data Bit 1                                                                                                      |
| 18         | D2            | In/Out      | Data Bit 2                                                                                                      |
| 19         | D3            | In/Out      | Data Bit 3                                                                                                      |
| 20         | D4            | In/Out      | Data Bit 4                                                                                                      |
| 21         | D5            | In/Out      | Data Bit 5                                                                                                      |
| 22         | D6            | In/Out      | Data Bit 6                                                                                                      |
| 23         | D7            | In/Out      | Data Bit 7                                                                                                      |
| 05         | CS*           | Out         | Option card select. One per slot where # is the slot number.                                                    |
| 06         | AO            | Out         | Address Bit 0                                                                                                   |
| 07         | A1            | Out         | Address Bit 1                                                                                                   |
| 80         | A2            | Out         | Address Bit 2                                                                                                   |
| 09         | A3            | Out         | Address Bit 3                                                                                                   |
| 11         | WR            | Out         | Write                                                                                                           |
| 12         | RD            | Out         | Read                                                                                                            |
| 13         | IORQ          | Out         | I/O Request                                                                                                     |
| 01         | INT#          | · In        | Interrupt request from option card in slot *.                                                                   |
| 02         | INTAK         | Out         | Interrupt acknowledge                                                                                           |
| 14         | WAIT*         | In          | <ul><li>Wait request from option card in slot</li><li>Note: WAIT 0 - WAIT 3 are open collector input.</li></ul> |
| 15         | RESET         | Out         | System reset                                                                                                    |
| 04         | AUDIO*        | In          | #. Note: AUDIO 0 - AUDIO 3 must be AC coupled and not exceed 5Vpp.                                              |
| 03         | 3.58Mhz       | Out         | System clock                                                                                                    |
| 10         | 1.79Mhz       | Out         | System stock                                                                                                    |
| 24         | +5V           | Out         |                                                                                                                 |
| 25         | +5V           | Out         |                                                                                                                 |
| 29         | +12V          | Out         |                                                                                                                 |
| 30         | -12V          | Out         |                                                                                                                 |
| 26         | GND           | SECTORISE A |                                                                                                                 |
| 27         | GND           |             |                                                                                                                 |
| 28         | GND           |             |                                                                                                                 |
|            |               |             |                                                                                                                 |

### **POWER SUPPLY**

Unit AC/DC Multiple Output Switching

Power Supply

Model AC8152 (ASTEC) or MRM146U (TDK)

AC Input Voltage 95 - 135 VAC

AC Input Frequency 57 to 63 Hz

AC Input Current Less than 1.0A

AC Inrush Current 30A maximum half cycle peak current

at 115 VAC.

DC Output Power 40 Watts

DC Output Voltage

| <u>Pin</u> | Signal | InternalConnectors (J7,J8,J9) |
|------------|--------|-------------------------------|
| 4          | +05.0V | +5% Tol. for 0.45 to 2.5A     |
| 2          | +12.0V | +5% Tol. for 0.30 to 2.0A     |
| 1          | -12.0V | for 0.00 to 0.1A              |
| 3          | Com    |                               |

AC Ripple

| Output #1 | (+5V)  | 50 mVp-p  |
|-----------|--------|-----------|
| Output #2 | (+12V) | 150 mVp-p |
| Output #3 | (-12V) | 150 mVp-p |

Individual Maximum Output Current

Output #1 (+5V) 5.0A Output #2 (+12V) 2.5A Output #3 (-12V) 0.5A

Overvoltage Protection 5.8V min. to 6.8V max. (+5V only)
Overcurrent Protection All outputs short circuit protected

Environmental Characteristics

Operating temperature 10 C to 35 C Storage Temperature -20 C to 70 C

Relative Humidity 10% to 90% (non-condensing)

#### KEYBOARD INFORMATION

# General Description

The HCC keyboard is a peripheral device connected to the HCC by a 4 wire shielded cable. The cable provides power to the keyboard and transmits the serial output signal to the HCC. The keyboard assembly is housed in a two piece plastic housing containing 1 logic board.

# Microprocessor

MC6801

- -2048 bytes ROM/128 bytes RAM
- -29 parallel I/O & 2 control lines
- -3 function 16-bit programmable timer
- -full duplex serial communications interface
- -3 fundamental operating modes (uses mode 1)
- -internal clock generator
- -enhanced 8-bit MC6800 MPU

### Filter

The joysticks are remote from the keyboard enclosure by approximately 1.5 meters of cable. A filter must be added to protect the MPU from static discharge and also to prevent RF radiation from emitting from the joystick cables.

#### Software Interface

The internal operating software in the HCC reads a byte-wide read-only data register to obtain data from the keyboard passed on the serial link. This implies all data/commands from the keyboard are sent as 8-bit bytes.

#### Hardware Interface

Output from the remote keyboard will be via a two wire differential signal method similar to that described in EIA RS-422. Cable type will be a two pair 22 AWG overall shielded jacketed cable with a maximum length of 20 feet. The 6-pin DIN connector also supplies power to the keyboard from the HCC (+9 volts unregulated @200 mA).

| <u>Pin</u> | <u>Function</u> |                |
|------------|-----------------|----------------|
| 1          | unused          | (Shield = GND) |
| 2          | +9 volts return |                |
| 3          | +9 volts        |                |
| 4          | TX +            |                |
| 5          | TX -            |                |
| 6          | unused          |                |

### Game Controller Interface

Game control connectors are 9-pin sub-miniature "D" type right angle mounted plug (male pin) connectors.

| <u>Pin</u> | <u>Function</u>      |
|------------|----------------------|
| 1          | Up Contact           |
| 2          | Down Contact         |
| 3          | Left Contact         |
| 4          | Right Contact        |
| 5          | Unused               |
| 6          | Fire Control Contact |
| 7          | Unused               |
| 8          | GND                  |
| 9          | Unused               |

# Keyboard/HCC Communication Protocol

All information is transmitted as 8-bit bytes. The Keyboard Encoding Chart shows the encoding of data transmitted from the keyboard. Note that special function keys are always encoded with their high bit set. The keyboard only transmits information when a data value changes. Also, in the case of the key switches and game controller digital contacts, the keyboard only transmits debounced data. That is to say, the keyboard indication of an event guarantees that the event did indeed occur.

# Game Controller Command Byte Format

The following illustrates the HCC/KBD protocol. Game controller information is transmitted by proceeding the actual data with a command byte which indicates which device the data come from. Currently defined device command bytes are:

80H JS1 - following byte is digital data from game controller port 1 81H JS2 - following byte is digital data from game controller port 2

# Digital Contact (Joystick) Byte Format

Digital contact information (one 8-bit byte) is transmitted immediately after the relevant device command byte. All digital contacts on a game controller are transmitted if the state of a single contact changes. It is assumed that the digital contacts are all zero when not being used. Whenever a contact is made the corresponding bit in the data byte is set to one. As shown in the Keyboard Encoding Chart, column "AO-BO" are saved for digital contact (joystick) 'JS' device data. In byte format shown below, bits 5-7 are fixed values (header). If fire button (F) is

clear "Ax" is transmitted. If fire button (F) is set "Bx" is transmitted. Where "x" is the digital contact position.

Digital Contact (Joystick) Data Byte Format

| D7 | 1 | Fixed Header  |
|----|---|---------------|
| D6 | 0 | Fixed Header  |
| D5 | 1 | Fixed Header  |
| D4 | F | Fire Button   |
| D3 | U | Up Contact    |
| D2 | R | Right Contact |
| D1 | D | Down Contact  |
| DO | L | Left Contact  |

# Keyboard Encoding

The keyboard encoding is shown in the Keyboard Encoding Chart. The keyboard is scanned using the "third key lock-out algorithm", which provides automatic repeat at an exponentially increasing rate on the keys held down, up to a maximum of two keys. Keys: ESC, SHIFT, CTRL, CAPS, and all SPECIAL FUNCTION KEYS are non repeatable. There is no audio feedback in the keyboard unit. If an error condition is detected by the MPU it sends the appropriate error indication to the HCC (see Keyboard Error Message Encoding). Keyboard data is transmitted in a one 8-bit byte format without a preceding command byte.

# Control Keys

The following control keys are handled by the keyboard and are defined as follows. These keys have no effect on the keyboard function keys.

- SHIFT when held down causes alphabetic keys to generate capital letters, and other keys to generate the character indication on the upper portion of the key top.
- CAPS a locking key that when held down causes the keyboard to generate capital letters only. Keys other than alphabetic characters are not affected.
- CTRL when held down masks bits 6-7 of the encoded value of any standard ASCII key which is struck.

# Special Function Keys (Release Coded)

The keyboard also has a set of special function keys. These keys are not affected by the SHIFT, CAPS, or CONTROL keys, and are not auto-repeatable. These keys send codes when they are depressed as well as when they are released.

# Keyboard Error Message Encoding

As shown in the Keyboard Encoding Chart, addresses 90H - 95H are a set of messages that are sent out the HCC if any prescribed condition exists.

| 90H | E1         | <ul> <li>indicates multiple key depression</li> </ul>                           |
|-----|------------|---------------------------------------------------------------------------------|
| 91H | E2         | - indicates faulty keyboard RAM                                                 |
| 92H | <b>E</b> 3 | - indicates faulty keyboard ROM                                                 |
| 93H | E4         | - indicates illegal ISR activated                                               |
| 94H | E5         | - indicates software "watchdog"                                                 |
|     |            | - under no-load conditions signal sent out approximately every                  |
|     |            | 3.7 seconds. Signal indicates keyboard functioning correctly.                   |
| 95H | E6         | <ul> <li>indicates power-up/reset when the keyboard is first powered</li> </ul> |
|     |            | up. However, if for any reason program control is lost, a                       |
|     |            | hardware timer forces a reset which sends "95" again.                           |

# **Keyboard Encoding Chart**

|    | INC    | 70         | Jui u L  |            | Juning | Cite       | 31 L |    |       |           |      |           |      |            |                            |
|----|--------|------------|----------|------------|--------|------------|------|----|-------|-----------|------|-----------|------|------------|----------------------------|
| 00 | ctr1 @ | 20         | (SP)     | 40         |        | 60         | (na) | 80 | 'JS1' | A0        | 'JS' | CO        | (na) | E0         | -> (dn)                    |
| 01 | ctrl A | 21         |          | 41         |        | 61         | 8    | 81 | 'JS2' |           | 'JS' | C1        | (na) | E1         | <- (dn)                    |
| 02 | ctr1 B | 22         |          | 42         | В      | 62         | b    | 82 | (na)  | A2        | 'JS' | C2        | (na) | <b>E2</b>  | l (dn)                     |
| 03 | ctr1 C | 23         | #        | 43         | C      | 63         | C    | 83 | (na)  | A3        | 'JS' | C3        | (na) | <b>E3</b>  | l (dn)                     |
| 04 | ctrl D | 24         | \$       | 44         | D      | 64         | d    | 84 | (na)  | A4        | JS.  | <b>C4</b> | (na) | <b>E4</b>  | III> (dn)                  |
| 05 | ctr1 E | 25         | <b>%</b> | 45         | E      | 65         | е    | 85 | (na)  | A5        | 'JS' | <b>C5</b> | (na) | <b>E</b> 5 | <iii (dn)<="" td=""></iii> |
| 06 | ctr1 F | 26         | &        | 46         | F      | 66         | f    | 86 | (na)  | A6        | 'JS' | C6        | (na) | <b>E6</b>  | NO (dn)                    |
| 07 | ctrl 0 | 27         | •        | 47         | Θ      | 67         | g    | 87 | (na)  | A7        | 'JS' | <b>C7</b> | (na) | E7         | YES (dn)                   |
| 80 | ctr1 H | 28         | (        | 48         | H      | 68         | h    | 88 | (na)  | 8A        | 'JS' | <b>C8</b> | (na) | E8         | SYM (dn)                   |
| 09 | ctr1 I | 29         | )        | 49         | 1      | 69         | i    | 89 | (na)  | A9        | 'JS' | C9        | (na) | E9         | PAUSE (dn)                 |
| 0A | ctrIJ  | <b>2A</b>  | *        | 44         | J      | 6A         | j    | 88 | (na)  | AA        | 'JS' | CA        | (na) | EA         | TY/NABU (dn)               |
| OB | ctr1 K | 2B         | +        | <b>4</b> B | K      | 6B         | k    | 88 | (na)  | AB        | 'JS' | CB        | (na) | EB         | (na)                       |
| OC | ctr1 L | <b>2</b> C | (1)      | 4C         | L      | 6C         | 1    | 80 | (na)  | AC        | 'JS' | CC        | (na) | EC         | (na)                       |
| OD | ctrl M | 2D         | _        | 4D         | M      | 6D         | m    | 8D | (na)  | AD        | 'JS' | CD        | (na) | ED         | (na)                       |
| 0E | ctr1 N | 2E         | •        | 4E         | N      | 6E         | n    | 8E | (na)  | AE        | 'JS' | CE        | (na) | EE         | (na)                       |
| OF | ctr10  | 2F         | 1        | 4F         | 0      | 6F         | 0    | 8F | (na)  |           | 'JS' | CF        | (na) | EF         | (na)                       |
| 10 | ctrl P | 30         | 0        | 50         | P      | 70         |      |    | 'E1'  | BO        | 'JS' | D0        | (na) | F0         | -> (up)                    |
| 11 | ctr1 Q |            | 1        | 51         |        | 71         | q    |    | 'E2'  | B1        | 'JS' | D1        | (na) | F1         | <- (up)                    |
| 12 | ctr1 R | 32         |          | 52         |        | 72         |      |    | 'E3'  | <b>B2</b> | 'JS' | <b>D2</b> | (na) | F2         | l (up)                     |
| 13 | ctr1 S | 33         | 3        | 53         | S      | 73         | S    |    | 'E4'  |           | 'JS' | D3        | (na) | F3         | l (up)                     |
| 14 | ctrl T | 34         |          | 54         |        | 74         |      |    | .E2.  |           | JS.  | D4        | (na) | F4         | III> (up)                  |
|    | ctr1 U | 35         |          | 55         |        | 75         |      |    | 'E6'  |           | 'JS' | D5        | (na) |            | <li>(III (up)</li>         |
|    | ctr1 V | 36         |          | 56         |        | 76         | ٧    | 96 | (na)  |           | 'JS' | D6        | (na) |            | NO (up)                    |
|    | ctr1 W | 37         |          | 57         |        | 77         |      |    | (na)  |           | JS.  | D7        | (na) |            | YES (up)                   |
|    | ctr1 X | 38         |          | 58         |        | 78         |      | 98 | (na)  | B8        | 'JS' | <b>D8</b> | (na) |            | SYM (up)                   |
| 19 | ctr1 Y | 39         |          | 59         |        | 79         | У    | 99 | (na)  |           | 'JS' | D9        | (na) | F9         | PAUSE (up)                 |
| 1A | ctr1 Z | <b>3</b> A |          | 5A         |        | <b>7A</b>  |      | 9A | (na)  |           | 'JS' | DA        | (na) | FA         | TY/NABU (up)               |
| 18 | ctr1[  | <b>3B</b>  | ;        | 5B         | [      | 7B         | {    | 9B | (na)  | BB        | 'JS' | DB        | (na) | FB         | (na)                       |
| 10 | ctr1 < | <b>3</b> C | <        | 5C         | (na)   | 7C         | (na) | 90 | (na)  | BC        | 'JS' | DC        | (na) | FC         | (na)                       |
|    | ctrl]  | 3D         | -        | 5D         |        | <b>7</b> D |      |    | (na)  |           | 'JS' |           | (na) |            | (na)                       |
| 1E | ctrl^  | 3E         | >        | 5E         | ^      | 7E         | (na) | 9E | (na)  | BE        | 'JS' | DE        | (na) | FE         | (na)                       |
| 1F | ctr1 - | 3F         | ?        | 5F         | -      | <b>7</b> F | DEL  | 9F | (na)  | BF        | 'JS' | DF        | (na) | FF         | (na)                       |
|    |        |            |          |            |        |            |      |    |       |           |      |           |      |            |                            |



| CHIP NO.                     | I.C. REF. | PIN NO. |     |     |      |
|------------------------------|-----------|---------|-----|-----|------|
|                              |           | GND     | +57 | -57 | +124 |
| U1,U7,U36,U58                | LS74      | 7       | 14  |     |      |
| U2                           | TMS9918   | 12      | 33  |     |      |
| U3,U8,U9,U16,U27,U29,U37,U57 | LS32      | 7       | 14  |     |      |
| U4                           | 8251 A    | 4       | 26  |     |      |
| U5                           | 7406      | 7       | 14  |     |      |
| U6,U11                       | L5273     | 10      | 20  |     |      |
| U10                          | LS138     | 8       | 16  |     |      |
| U12                          | 9637      | 4       | 1   |     |      |
| U13                          | 9638      | 4       | 1   |     |      |
| U14                          | TR1863P   | 3       | 1   |     |      |
| U15                          | LM3900    | 7       |     |     | 14   |
| U17 24                       | TMS4116   | 16      | 9   | 1   | 8    |
| U25                          | AY-3-8910 | 1       | 40  |     |      |
| U26                          | LS153     | 8       | 16  |     |      |
| U28                          | LS38      | 7       | 14  |     |      |
| U30,U40,41                   | LS241     | 10      | 20  |     |      |
| U31                          | LS14      | 7       | 14  |     |      |
| U32,U33,U39                  | LS00      | 7       | 14  |     |      |
| U34                          | LS348     | 8       | 16  |     |      |
| U35                          | LS373     | 10      | 20  |     |      |
| U38                          | LP76-57   | 7       | 14  |     |      |
| U42 49                       | HM4864-2  | 16      | 8   |     |      |
| U50                          | 33R PACK  |         |     |     |      |
| U51 ,U52                     | LS157     | 8       | 16  |     |      |
| U53 4K EPROM                 | 2732      | 12      | 24  |     |      |
| U53 8K EPROM                 | 2764      | 14      | 28  |     |      |
| U54                          | Z80A      | 29      | 11  |     |      |
| U55                          | LS260     | 7       | 14  |     |      |
| U56                          | LS04      | 7       | 14  |     |      |
| U59                          | 74F04     | 7       | 14  |     |      |











