





## Library Indian Institute of Science Education and Research Mohali



## DSpace@IISERMohali / Thesis & Dissertation / Master of Science / MS-17

Please use this identifier to cite or link to this item: http://hdl.handle.net/123456789/4254

Title: Design of a chip based lock-in amplifier for low frequency measurements

Authors: Abhishikta

Keywords: chip based amplifier

frequency measurements

Issue Apr-2022

Date:

Publisher: IISER Mohali

Abstract:

When measuring weak signals, lock-in amplifiers (LIAs) are often employed to enhance noise-to-signal ratios. Constructing and testing an appropriately constructed LIA provides a wonderful chance for us to gain knowledge about the theory, construction, and applica- tions of LIA. We can get an understanding of time-dependent behaviour and a variety of components, ranging from resistors (R) and capacitors (C) to packed microchips such as de-modulators and phase shifters. We present the design and performance characteristics of a two-channel (Vx, Vy) balanced modulator/demodulator based LIA (AD630). The LIA has

resistor-capacitor (RC) high-pass and low-pass filters, as well as different op-amp circuits and a phase shifter.

URI: http://hdl.handle.net/123456789/4254

MS-17 Appears in Collections:

Files in This Item:

| File                      | Description | Size      | Format    |           |
|---------------------------|-------------|-----------|-----------|-----------|
| Yet to obtain consent.pdf |             | 144.56 kB | Adobe PDF | View/Open |

Show full item record

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.