# **Computer Engineering**

# **Electronics and Communication Systems**



# Mini Router

**Project Documentation** 

Edoardo Geraci

## **Table of Contents**

- 1. <u>Introduction</u>
  - 1.1. Assignment
  - 1.2. <u>Possible Applications</u>
  - 1.3. Possible Architectures
- 2. <u>Architecture Description</u>
  - 2.1. <u>Input Register</u>
  - 2.2. Round Robin Register
  - 2.3. Routing Logic
  - 2.4. Grant Register
  - 2.5. Output Register
- 3. <u>Test Strategy</u>
  - 3.1. <u>Test Plan</u>
  - 3.2. <u>Inputs and desired Outputs</u>
  - 3.3. <u>Testbench and results</u>
- 4. <u>Logic Synthesis</u>
  - 4.1. Synthesis
    - 4.1.1. Critical Path
    - 4.1.2. <u>Power Consumption</u>
- 5. Conclusion

#### 1 Introduction

### 1.1 Assignment:

The project involves designing and implementing a synchronous mini-router using VHDL. The mini-router has two input sources, or "links." Each link consists of two values: "data" and "reg."

The "data" value is a 10-bit vector, where the two most significant bits represent the priority of the link, and the other eight bits are the actual data being transmitted. The "req" signal represents the transmission request of the link: if "req" is high, the link is transmitting data, while if it is low, the link is ignored.

For each link, the mini-router has an output signal called "grant", which indicates to the link whether its data has been selected or not. The mini-router selects which link to use based on the following logic:

- If only one of the two "req" signals is high in a clock cycle, then the data from that link is propagated to the output.
- If both "req" signals are high, the mini-router selects the link with the higher priority. If both links have the same priority (a "data conflict"), then the mini-router uses a Round Robin algorithm to select which link to use. After the reset, the first conflict is resolved by selecting link 1, the second conflict is resolved by selecting link 2, and so on.



The data is propagated without the priority bits and remains valid for one clock cycle.

# 1.2 Possible Applications:

This circuit is primarily used in systems that require the multiplexing of two signals that implement priority. The circuit, as implemented in this project, is not modular, but it could become modular by adding a grant input to the mini-router. With this modification, we could use multiple copies of the mini-router to implement a routing logic for n links. However, to implement the same logic as the original mini-router, we would need to modify the handling of the Round Robin logic to suit the specific needs of the system.

#### 1.3 Possible Architectures:

The mini-router could be implemented as simple combinational logic, but this assumes that all inputs required by the system are stable for the duration of a clock and are ready  $t_p + t_{hold}$  before the rising edge of the clock.

However, since we have no information regarding the type of system that uses the mini-router, we can add registers to memorize inputs and propagate outputs. This not only makes the mini-router more reliable but also reduces the critical path of the developed system.

# 2 Architecture Description



As can be seen in more detail in the following chapters, the architecture relies on a central component that implements the routing logic described in the specifications, as well as six registers that are used as input and output registers.

### 2.1 Input Register

```
library IEEE;
use IEEE.std_logic_1164.all;
entity input_register is
generic (
    N : natural := 10
);
port (
  reset : in std_logic;
           : in std_logic;
  clock
  data_in : in std_logic_vector(N - 1 downto 0);
  req_in : in std_logic;
  data_out : out std_logic_vector(N - 1 downto 0);
  req_out : out std_logic
);
end entity;
architecture behavioral of input_register is
  on_clock: process(clock, reset)
  begin
if(reset = '1') then
          data_out <= (others => '0');
           req_out <= '0';
       elsif (rising_edge(clock)) then
          data_out <= data_in;</pre>
           req_out <= req_in;</pre>
       end if;
end architecture;
```

The reset is handled asynchronously and sets the data\_out and req\_out to 0. On every rising edge of the clock, the component samples the inputs from the links and propagates them to the combinational logic implemented in the routing\_logic component.

#### 2.2 Round Robin Register

```
library IEEE;
use IEEE.std logic 1164.all;
entity round_robin_register is
generic (
     N : natural := 10
);
port (
  reset : in std_logic;
  clock
                : in std_logic;
  selected : in std_logic;
  last_selected : out std_logic
end entity;
architecture behavioral of round_robin_register is
begin
  on_clock: process(clock, reset)
  begin
      if(reset = '1') then
           last selected <= '0';</pre>
       elsif (rising_edge(clock)) then
           if(selected = '1')then
             last_selected <= '1';</pre>
           else
             last selected <= '0';</pre>
           end if;
       end if;
   end process;
end architecture;
```

As mentioned earlier, if both input signals have the same priority and the req signals are up, the system must implement round-robin logic to determine which input should be propagated.

This is achieved by using a register to store the last selected input in this scenario. The logic behind it is straightforward: the component takes the selected input from the routing logic as input and uses that data as output for the logic itself. Since we only have two inputs, the

information about the last selected input is stored using just one bit ('0' for input 1, '1' for input 2).

This way, the logic can always determine the last selected input in the round-robin scenario and act accordingly. The reset is handled asynchronously and sets the last\_selected bit to 0, thus resetting the round-robin logic.

### 2.3 Routing Logic

```
library IEEE;
 use IEEE.std logic 1164.all;
entity routing_logic is
 generic (
     N in : natural := 10;
     N_out : natural := 8
 );
 port (
     data_1 : in std_logic_vector(N_in - 1 downto 0);
req_1 : in std_logic;
      grant_1 : out std_logic;
     data_2 : in std_logic_vector(N_in - 1 downto 0);
req_2 : in std_logic;
      grant_2 : out std_logic;
      rr_in : in std_logic;
     rr_out
                 : out std_logic;
      old_out : in std_logic_vector(N_out - 1 downto 0);
      data_out : out std_logic_vector(N_out - 1 downto 0);
     valid : out std_logic
 );
end entity;
```

```
architecture struct of routing logic is
 data_out <= data_1(N_in - 3 downto 0) when</pre>
          (req_1 = '1' and req_2 = '0') or
          (req_1 = '1' and (data_1(N_in - 1 downto N_in - 2) > data_2(N_in - 1 downto N_in - 2))) or
          (req_1 = '1' and (data_1(N_in - 1 downto N_in - 2) = data_2(N_in - 1 downto N_in - 2)) and rr_in = '0')
        else data_2(N_in - 3 downto 0) when
          (req_2 = '1' and req_1 = '0') or
          (req_2 = '1' and (data_2(N_in - 1 downto N_in - 2) > data_1(N_in - 1 downto N_in - 2))) or
          (req_2 = '1' and (data_2(N_in - 1 downto N_in - 2) = data_1(N_in - 1 downto N_in - 2)) and rr_in = '1')
        else old_out;
          (req_1 = '1' and req_2 = '0') or
          (req_1 = '1' and (data_1(N_in - 1 downto N_in - 2) > data_2(N_in - 1 downto N_in - 2))) or
          (req_1 = '1' and (data_1(N_in - 1 downto N_in - 2) = data_2(N_in - 1 downto N_in - 2)) and rr_in = '0')
 grant_2 <= '1' when</pre>
          (req_2 = '1' and req_1 = '0') or
          (req_2 = '1'] and (data_2(N_in - 1 downto N_in - 2) = data_1(N_in - 1 downto N_in - 2 and rr_in = '1')
        else '0';
 valid <= '1' when (req_1 = '1' or req_2 = '1') else '0';</pre>
 rr out <= '0' when
          req_1 = '1' and req_2 = '1' and (data_2(N_in - 1 downto N_in - 2) = data_1(N_in - 1 downto N_in - 2))
        ( req_1 = '1' and req_2 = '1' and (data_2(N_in - 1 downto N_in - 2) = data_1(N_in - 1 downto N_in - 2))
        else rr in:
end architecture;
```

This is the core component of the system. It takes input data and req signals from both links, as well as the last selected link for the round-robin logic and the last output produced. The combinatory logic implements the desired behavior.

If neither input is selected (for example, if both req signals are '0'), the data remains the same as the last produced output, and only the valid signal changes (becoming '0'). This is possible due to the existence of the valid signal itself, which communicates the validity of the output without modifying the data.

Otherwise, everything works as described in the system description. The grant signal is propagated to a grant register, and the data and valid signal are propagated to the output register.

## 2.4 Grant Register

```
library IEEE;
 use IEEE.std_logic_1164.all;
entity grant_register is
 port (
     reset : in std_logic;
             : in std_logic;
     clock
     grant_in : in std_logic;
     grant_out : out std_logic
 );
end entity;
architecture behavioral of grant_register is
begin
     on_clock: process(clock, reset)
     begin
     if(reset = '1') then
           grant_out <= '0';</pre>
     elsif (rising_edge(clock)) then
           grant_out <= grant_in;</pre>
     end if;
     end process;
end architecture;
```

## 2.5 Output Register

```
library IEEE;
 use IEEE.std_logic_1164.all;
entity output_register is
 generic (
     N : natural := 8
 );
 port (
     reset : in std_logic;
     clock
                : in std_logic;
     data_in : in std_logic_vector(N - 1 downto 0);
     valid_in : in std_logic;
     data_out : out std_logic_vector(N - 1 downto 0);
     valid_out : out std_logic
 );
end entity;
architecture behavioral of output_register is
begin
     on_clock: process(clock, reset)
      begin
      if(reset = '1') then
            data_out <= (others => '0');
            valid_out <= '0';</pre>
      elsif (rising_edge(clock)) then
            data_out <= data_in;</pre>
            valid_out <= valid_in;</pre>
      end if;
      end process;
end architecture;
```

# 3 Test Strategy

# 3.1 Test plan:

The behaviors to be tested are:

- No link requests communication;
- Only one link requests communication;
- Both the links request communication with different priorities;
- Both the links request communication with the same priority.

## 3.2 Inputs and desired Outputs:

Only one req signal high, the priority must be ignored and the link with the req signal high must be served

| data 1: 11 11111111                                                                      | output data: 11111111 |
|------------------------------------------------------------------------------------------|-----------------------|
| req 1: 1                                                                                 | valid: 1              |
| data 2: 11 11111111                                                                      | grant 1: 1            |
| req 2: 0                                                                                 | grant 2: 0            |
| Same, with the other channel                                                             |                       |
| data 1: 11 11111111                                                                      | output data: 00000000 |
| req 1: 0                                                                                 | valid: 1              |
| data 2: 00 00000000                                                                      | grant 1: 0            |
| req 2: 1                                                                                 | grant 2: 1            |
| No req signal is high. Valid must be down and the output data remains the same as before |                       |
| data 1: 10 10101010                                                                      | output data: 00000000 |
| req 1: 0                                                                                 | valid: 0              |
| data 2: 10 10101010                                                                      | grant 1: 0            |
| req 2: 0                                                                                 | grant 2: 0            |
| Start of the priority tests                                                              |                       |
| data 1: 01 11111111                                                                      | output data: 11111111 |
| req 1: 1                                                                                 | valid: 1              |
| data 2: 00 00000000                                                                      | grant 1: 1            |
| req 2: 1                                                                                 | grant 2: 0            |

data 1: 10|00000000

req 1: 1

data 2:01|11111111

req 2: 1

output data: 00000000

valid: 1 grant 1: 1 grant 2: 0

The round robin logic is triggered for the first time

data 1: 11|11111111

req 1: 1

data 2: 11|00000000

req 2: 1

output data: 11111111

valid: 1 grant 1: 1

grant 2: 0

data 1: 10|11111111

req 1: 1

data 2:11|00000000

req 2: 1

output data: 00000000

valid: 1 grant 1: 0 grant 2: 1

data 1: 11|11111111

req 1: 0

data 2:10|00000000

req 2: 0

output data: 00000000

valid: 0 grant 1: 0 grant 2: 0

The round robin logic is triggered for the second time

data 1: 11|11111111

req 1: 1

data 2: 11|10101010

req 2: 1

output data: 10101010

valid: 1 grant 1: 0 grant 2: 1

#### 3.3 Testbench and results

The following code is the most remarkable part of the testbench, the one that implements the tests described earlier:

```
if (rising edge(clk tb)) then
  case (clock_cycle) is
      when 0 =>
            reset_tb <= '0';
      when 1 =>
            req 1 tb <= '1';
            req 2 tb <= '0';
            data_1_tb <= (9 downto 0 => '1');
            data_2_tb <= (9 downto 0 => '1');
      when 2 \Rightarrow
            req_1_tb <= '0';
            req_2_tb <= '1';
            data_1_tb <= (9 downto 0 => '1');
            data 2 tb <= (9 downto 0 => '0');
            req 1 tb <= '0';
            req 2 tb <= '0';
            data_1_tb <= "101010101010";</pre>
            data_2_tb <= "1010101010";</pre>
      when 4 \Rightarrow
            req 1 tb <= '1';
            req_2_tb <= '1';
            data_1_tb <= "01"&(7 downto 0 => '1');
            data_2_tb <= (9 downto 0 => '0');
      when 5 = >
            req_1_tb <= '1';
            req_2_tb <= '1';
            data_1_tb <= "10"&(7 downto 0 => '0');
            data 2 tb <= "01"&(7 downto 0 => '1');
```

```
when 6 =>
            req_1_tb <= '1';
            req 2 tb <= '1';
            data_1_tb <= "11"&(7 downto 0 => '1');
             data_2_tb <= "11"&(7 downto 0 => '0');
      when 7 = >
            req_1_tb <= '1';
            req_2_tb <= '1';
            data_1_tb <= "10"&(7 downto 0 => '1');
             data_2_tb <= "11"&(7 downto 0 => '0');
      when 8 \Rightarrow
             req 1 tb <= '0';
            req 2 tb <= '0';
            data_1_tb <= "11"&(7 downto 0 => '0');
            data 2 tb <= "10"&(7 downto 0 => '1');
      when 9 =>
            req 1 tb <= '1';
            req 2 tb <= '1';
            data_1_tb <= "10111111111";</pre>
            data_2_tb <= "101010101010";</pre>
      when others =>
            run_simulation <= '0';</pre>
  end case;
  clock cycle := clock cycle + 1;
end if;
```

The results are shown in fig 3.3.1.

The delay of 1 clock cycle in the output is due to the presence of output registers.



fig 3.3.1

Some of the results were highlighted, such as the first test for the functioning of the req signals (red and blue) and the second occurrence of the round robin logic.

# 4 Logic Synthesis

## 4.1 Synthesis

The logic synthesis was performed using Xilinx Vivado 2022.2 with no issues to be found. The design produced is the following:



#### 4.1.1 Critical Path

When using a clock of 125 MHz, we observe that the critical path (worst negative slack) is significantly greater than 0. This not only indicates that the selected clock is suitable, but also suggests that the mini router can be used with higher frequency signals.



#### 4.1.2 Power Consumption

The following is the summary report regarding power consumption:



The power consumption summary divides it into two categories: static and dynamic. The majority of the energy (94%) is spent on static consumption, while the remaining 6% is spent on dynamic

#### consumption.

The majority of the dynamic consumption is related to I/O, which is understandable given that our component will likely change its input and output every clock cycle, while the actual logic is relatively simple.

### 5 Conclusion

Overall, this component is relatively simple yet interesting to analyze. The main idea can be extended to an N-link router with some modifications and additions, making it much more useful than a router designed only for 2 links. However, this component can still be used in systems that require choosing between two different sources using a predefined logic. This logic could be even more complex than the one analyzed here, and yet be implemented with only a few input and output registers and a central combinatory logic.

As a result, this component is reliable and capable of handling high-frequency signals.