Using the technique in tutorial video to divide the whole circuit into sequential part and combinational part by adding o\_data\_r, o\_data\_w, o\_valid\_r, o\_valid\_w, we can focus on implementing needed circuit and the output result will update at posedge i clk or reset at negedge i rst n.

# ALU:

For each case, using corresponding operator to implement each function in ALU.

### 1. Signed add / subtraction:

If the case is subtraction, then we can negate input b and then operate same operation as add. Adding input a and b and then check the condition to overflow: sign bit of a and b are same and the sign bit of result is wrong.

### 2. Signed multiplication:

Calculating negative a and b, and then calculate abs(a \* b) by  $\{mul\_overflow, o\_data\_w\} = a * b$ ; If the output should be positive, then there is overflow if output sign bit == 1 or mul\\_overflow != 0. If the output should be negative, then there is overflow if mul\\_overflow != 0 or (sign bit == 1 and output != 100...000).

Because the range of 32 bits signed integer is  $-2^{31} \sim 2^{31} - 1$ , so 100...00 is valid in this case.

## 3. Signed max / min:

First compare by their sign bit, and then compare according their values.

# 4. Unsigned add / subtraction / multiplication:

{o\_overflow\_w, o\_data\_w} = i\_data\_a + / - / \* i\_data\_b; Because Verilog assume variables are unsigned, unsigned operator can be directly used.

# 5. Unsigned max / min:

Simply compare their values and store the value.

# 6. And / or / xor / BitFlip:

Using corresponding operator  $\& / | / ^ / ^$  to implement the operation.

#### 7. BitReverse:

Use a loop to let o\_data\_w[i] = i\_data\_w[DATA\_WIDTH - 1 - i] to implement BitReverse.

### FPU:

I use {sign\_a, exponent\_a, fraction\_a} to store input a, and precision\_a to maintain bits lower than fraction\_a during operation.

Variable int is used to check whether the number can be normalized.

First, let a stores the input with larger absolute value and initialize variables int, precision\_a, precision\_b. Then, adding bit 1 at leftmost for fraction\_a and fraction\_b, the bit 1 means its integer part.

#### 1. Add:

Because a is always larger, b is shift right by exponent\_a - exponent\_b.

Also, sign\_result and exponent\_result is dominated by a because a is larger.

And then calculate fraction a + fraction b and normalize.

## 2. Multiplication:

```
sign_result = sign_a xor sign_b;
exponent_result = exponent_a + (exponent_b - 127);
And then calculate fraction_a * fraction_b and normalize.
```

After these two operations, we round the result according round-to-nearest-even method. After rounding, the result is transmitted to o\_data\_w.

### CPU:

I implement the CPU according to the provided circuit.



#### 1. Instruction Fetch:

When i\_i\_valid\_inst is on, fetch the i\_i\_inst into inst\_reg to store the current instruction, and then wait 90ns to let other component finish their work. Then check value of (Branch & zero) to decide the next instruction address and set o\_i\_valid\_addr on to tell instruction memory to give the next instruction.

### 2. Data Memory:

For operation that will affect data memory (SD or LD), the CPU works depend on MemRead and MemWrite.

#### (1) SD:

MemRead = 0 and MemWrite = 1. The data to be written into data memory comes from data in register2 and address comes from ALUresult.

So it does o\_d\_data\_w = rs2\_data and o\_d\_addr\_w = ALUresult.

#### (2) LD:

MemRead = 1 and MemWrite = 0. The address of wanted data comes from ALUresult. So it does o\_d\_addr\_w = ALUresult.

### 3. Other Component:

#### (1) Control:

It will set Branch, MemRead, MemWrite, MemtoReg, ALUOp, ALUSrc and RegWrite to correct value according to the instruction's opcode.

### (2) Register Files:

In the beginning, it will set all registers' value to zero. Afterward, it will output the stored data according to the given register's index and write to destination register if RegWrite is on.

#### (3) ALUcontrol:

It will output Optype to control ALU's operation. Optype is determined by ALUOp, instruction's 30, 14 to 12 bit.

#### (4) ALU:

It will do some operation according to given Optype.

If Optype indicates that the instruction is BEQ or BNE, it will set the output signal zero on.

Otherwise, it will do the corresponding operation and output the result.

#### (5) Mutiplexer:

It will output either data a or data b according to input control signal to select the desired output.

#### (6) Immideate Generator:

It will output the 64 bits imm according to the input instruction.