Table 6. STM32F40x pin and ball definitions

|        | ie 6.   | )       | umb     |          | .07     | pin and ball defi                        |          |                 |                                                      |                                                          |                          |
|--------|---------|---------|---------|----------|---------|------------------------------------------|----------|-----------------|------------------------------------------------------|----------------------------------------------------------|--------------------------|
|        | P       | 'IN N   | umb     |          |         | Pin name                                 | ø        | tre             |                                                      |                                                          |                          |
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | (function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes                                                | Alternate functions                                      | Additional functions     |
| -      | -       | 1       | 1       | A2       | 1       | PE2                                      | I/O      | FT              |                                                      | TRACECLK/ FSMC_A23 /<br>ETH_MII_TXD3 /<br>EVENTOUT       |                          |
| -      | -       | 2       | 2       | A1       | 2       | PE3                                      | I/O      | FT              |                                                      | TRACED0/FSMC_A19 /<br>EVENTOUT                           |                          |
| -      | -       | 3       | 3       | B1       | 3       | PE4                                      | I/O      | FT              |                                                      | TRACED1/FSMC_A20 /<br>DCMI_D4/ EVENTOUT                  |                          |
| -      | -       | 4       | 4       | B2       | 4       | PE5                                      | I/O      | FT              |                                                      | TRACED2 / FSMC_A21 /<br>TIM9_CH1 / DCMI_D6 /<br>EVENTOUT |                          |
| -      | -       | 5       | 5       | ВЗ       | 5       | PE6                                      | I/O      | FT              | TRACED3 / FSMC_A22<br>TIM9_CH2 / DCMI_D7<br>EVENTOUT |                                                          |                          |
| 1      | A10     | 6       | 6       | C1       | 6       | $V_{BAT}$                                | S        |                 |                                                      |                                                          |                          |
| -      | -       | -       | 1       | D2       | 7       | PI8                                      | I/O      | FT              | (2)(3)                                               | EVENTOUT                                                 | RTC_AF2                  |
| 2      | A9      | 7       | 7       | D1       | 8       | PC13                                     | I/O      | FT              | (2)(3)                                               | EVENTOUT                                                 | RTC_AF1                  |
| 3      | B10     | 8       | 8       | E1       | 9       | PC14-OSC32_IN<br>(PC14)                  | I/O      | FT              | (2)(3)                                               | EVENTOUT                                                 | OSC32_IN <sup>(4)</sup>  |
| 4      | В9      | 9       | 9       | F1       | 10      | PC15-<br>OSC32_OUT<br>(PC15)             | I/O      | FT              | (2)(3)                                               | EVENTOUT                                                 | OSC32_OUT <sup>(4)</sup> |
| -      | -       | -       | 1       | D3       | 11      | PI9                                      | I/O      | FT              |                                                      | CAN1_RX / EVENTOUT                                       |                          |
| -      | -       | -       | -       | E3       | 12      | PI10                                     | I/O      | FT              |                                                      | ETH_MII_RX_ER /<br>EVENTOUT                              |                          |
| -      | -       | -       | 1       | E4       | 13      | Pl11                                     | I/O      | FT              |                                                      | OTG_HS_ULPI_DIR /<br>EVENTOUT                            |                          |
| -      | -       | -       | 1       | F2       | 14      | V <sub>SS</sub>                          | S        |                 |                                                      |                                                          |                          |
| -      | -       | -       | -       | F3       | 15      | $V_{DD}$                                 | S        |                 |                                                      |                                                          |                          |
| -      | -       | -       | 10      | E2       | 16      | PF0                                      | I/O      | FT              |                                                      | FSMC_A0 / I2C2_SDA /<br>EVENTOUT                         |                          |
| -      | -       | -       | 11      | НЗ       | 17      | PF1                                      | I/O      | FT              |                                                      | FSMC_A1 / I2C2_SCL /<br>EVENTOUT                         |                          |
| -      | -       | -       | 12      | H2       | 18      | PF2                                      | I/O      | FT              |                                                      | FSMC_A2 / I2C2_SMBA /<br>EVENTOUT                        |                          |
| -      | -       | -       | 13      | J2       | 19      | PF3                                      | I/O      | FT              | (4)                                                  | FSMC_A3/EVENTOUT                                         | ADC3_IN9                 |
| -      | -       | -       | 14      | J3       | 20      | PF4                                      | I/O      | FT              | (4)                                                  | FSMC_A4/EVENTOUT                                         | ADC3_IN14                |
| -      | -       | -       | 15      | КЗ       | 21      | PF5                                      | I/O      | FT              | (4)                                                  | FSMC_A5/EVENTOUT                                         | ADC3_IN15                |

Table 6. STM32F40x pin and ball definitions (continued)

|        | P       | in n    | umb     | er       |         |                                                      |          | e .             |       |                                                                          |                        |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|--------------------------------------------------------------------------|------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                      | Additional functions   |
| -      | C9      | 10      | 16      | G2       | 22      | $V_{SS}$                                             | S        |                 |       |                                                                          |                        |
| -      | B8      | 11      | 17      | G3       | 23      | $V_{DD}$                                             | S        |                 |       |                                                                          |                        |
| -      | -       | 1       | 18      | K2       | 24      | PF6                                                  | I/O      | FT              | (4)   | TIM10_CH1 /<br>FSMC_NIORD/<br>EVENTOUT                                   | ADC3_IN4               |
| -      | -       | 1       | 19      | K1       | 25      | PF7                                                  | I/O      | FT              | (4)   | TIM11_CH1/FSMC_NREG/<br>EVENTOUT                                         | ADC3_IN5               |
| -      | -       | 1       | 20      | L3       | 26      | PF8                                                  | I/O      | FT              | (4)   | TIM13_CH1 /<br>FSMC_NIOWR/<br>EVENTOUT                                   | ADC3_IN6               |
| -      | -       | 1       | 21      | L2       | 27      | PF9                                                  | I/O      | FT              | (4)   | TIM14_CH1 / FSMC_CD/<br>EVENTOUT                                         | ADC3_IN7               |
| -      | -       | -       | 22      | L1       | 28      | PF10                                                 | I/O      | FT              | (4)   | FSMC_INTR/ EVENTOUT                                                      | ADC3_IN8               |
| 5      | F10     | 12      | 23      | G1       | 29      | PH0-OSC_IN<br>(PH0)                                  | I/O      | FT              |       | EVENTOUT                                                                 | OSC_IN <sup>(4)</sup>  |
| 6      | F9      | 13      | 24      | H1       | 30      | PH1-OSC_OUT<br>(PH1)                                 | I/O      | FT              |       | EVENTOUT                                                                 | OSC_OUT <sup>(4)</sup> |
| 7      | G10     | 14      | 25      | J1       | 31      | NRST                                                 | I/O      | RST             |       |                                                                          |                        |
| 8      | E10     | 15      | 26      | M2       | 32      | PC0                                                  | I/O      | FT              | (4)   | OTG_HS_ULPI_STP/<br>EVENTOUT                                             | ADC123_IN10            |
| 9      | -       | 16      | 27      | МЗ       | 33      | PC1                                                  | I/O      | FT              | (4)   | ETH_MDC/ EVENTOUT                                                        | ADC123_IN11            |
| 10     | D10     | 17      | 28      | M4       | 34      | PC2                                                  | I/O      | FT              | (4)   | SPI2_MISO /<br>OTG_HS_ULPI_DIR /<br>TH_MII_TXD2<br>/I2S2ext_SD/ EVENTOUT | ADC123_IN12            |
| 11     | E9      | 18      | 29      | M5       | 35      | PC3                                                  | I/O      | FT              | (4)   | SPI2_MOSI / I2S2_SD / OTG_HS_ULPI_NXT / ETH_MII_TX_CLK/ EVENTOUT         | ADC123_IN13            |
| -      | -       | 19      | 30      | G3       | 36      | $V_{DD}$                                             | s        |                 |       |                                                                          |                        |
| 12     | H10     | 20      | 31      | M1       | 37      | V <sub>SSA</sub>                                     | S        |                 |       |                                                                          |                        |
| -      | -       | -       | -       | N1       | -       | $V_{REF-}$                                           | S        |                 |       |                                                                          |                        |
| -      | -       | 21      | 32      | P1       | 38      | V <sub>REF+</sub>                                    | S        |                 |       |                                                                          |                        |
| 13     | G9      | 22      | 33      | R1       | 39      | $V_{DDA}$                                            | S        |                 |       |                                                                          |                        |

Table 6. STM32F40x pin and ball definitions (continued)

|        | F       | Pin n   | umb     | er       |         |                                                      |                                                         | are          |                                                                     |                                                                                                          |                                |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|---------------------------------------------------------|--------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type                                                | I/Ostructure | Notes                                                               | Alternate functions                                                                                      | Additional functions           |
| 14     | C10     | 23      | 34      | N3       | 40      | PA0-WKUP<br>(PA0)                                    | I/O                                                     | FT           | (5)                                                                 | USART2_CTS/ UART4_TX/<br>ETH_MII_CRS /<br>TIM2_CH1_ETR/<br>TIM5_CH1 / TIM8_ETR/<br>EVENTOUT              | ADC123_IN0/WKUP <sup>(4)</sup> |
| 15     | F8      | 24      | 35      | N2       | 41      | PA1                                                  | I/O                                                     | FT           | (4)                                                                 | USART2_RTS /<br>UART4_RX/<br>ETH_RMII_REF_CLK /<br>ETH_MII_RX_CLK /<br>TIM5_CH2 / TIMM2_CH2/<br>EVENTOUT | ADC123_IN1                     |
| 16     | J10     | 25      | 36      | P2       | 42      | PA2                                                  | PA2 I/O FT (4) TIM9_CH1 / TIM2_CH3<br>ETH_MDIO/ EVENTOU |              | USART2_TX/TIM5_CH3 /<br>TIM9_CH1 / TIM2_CH3 /<br>ETH_MDIO/ EVENTOUT | ADC123_IN2                                                                                               |                                |
| -      | 1       | ı       | ı       | F4       | 43      | PH2                                                  | I/O                                                     | FT           |                                                                     | ETH_MII_CRS/EVENTOUT                                                                                     |                                |
| -      | 1       | 1       | ı       | G4       | 44      | PH3                                                  | I/O                                                     | FT           |                                                                     | ETH_MII_COL/EVENTOUT                                                                                     |                                |
| -      | -       | -       | -       | H4       | 45      | PH4                                                  | I/O                                                     | FT           |                                                                     | I2C2_SCL /<br>OTG_HS_ULPI_NXT/<br>EVENTOUT                                                               |                                |
| -      | -       | -       | -       | J4       | 46      | PH5                                                  | I/O                                                     | FT           |                                                                     | I2C2_SDA/ EVENTOUT                                                                                       |                                |
| 17     | H9      | 26      | 37      | R2       | 47      | PA3                                                  | I/O                                                     | FT           | (4)                                                                 | USART2_RX/TIM5_CH4 /<br>TIM9_CH2 / TIM2_CH4 /<br>OTG_HS_ULPI_D0 /<br>ETH_MII_COL/<br>EVENTOUT            | ADC123_IN3                     |
| 18     | E5      | 27      | 38      | -        | 48      | V <sub>SS</sub>                                      | S                                                       |              |                                                                     |                                                                                                          |                                |
|        | D9      |         |         | L4       | -       | BYPASS_REG                                           | I                                                       | FT           |                                                                     |                                                                                                          |                                |
| 19     | E4      | 28      | 39      | K4       | 49      | V <sub>DD</sub>                                      | S                                                       |              |                                                                     |                                                                                                          |                                |
| 20     | J9      | 29      | 40      | N4       | 50      | PA4                                                  | I/O                                                     | тс           | (4)                                                                 | SPI1_NSS / SPI3_NSS /<br>USART2_CK /<br>DCMI_HSYNC /<br>OTG_HS_SOF/ I2S3_WS/<br>EVENTOUT                 | ADC12_IN4<br>/DAC1_OUT         |
| 21     | G8      | 30      | 41      | P4       | 51      | PA5                                                  | I/O                                                     | тс           | (4)                                                                 | SPI1_SCK/ OTG_HS_ULPI_CK / TIM2_CH1_ETR/ TIM8_CHIN/ EVENTOUT                                             | ADC12_IN5/<br>DAC2_OUT         |
| 22     | H8      | 31      | 42      | P3       | 52      | PA6                                                  | I/O                                                     | FT           | (4)                                                                 | SPI1_MISO /<br>TIM8_BKIN/TIM13_CH1 /<br>DCMI_PIXCLK/TIM3_CH1<br>/TIM1_BKIN/EVENTOUT                      | ADC12_IN6                      |

Table 6. STM32F40x pin and ball definitions (continued)

|        | F       | Pin n   | umb     | er       |         |                                                      |          | e E          |       |                                                                                                            |                      |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|--------------|-------|------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/Ostructure | Notes | Alternate functions                                                                                        | Additional functions |
| 23     | J8      | 32      | 43      | R3       | 53      | PA7                                                  | I/O      | FT           | (4)   | SPI1_MOSI/TIM8_CH1N /<br>TIM14_CH1/TIM3_CH2/<br>ETH_MII_RX_DV /<br>TIM1_CH1N /<br>RMII_CRS_DV/<br>EVENTOUT | ADC12_IN7            |
| 24     | -       | 33      | 44      | N5       | 54      | PC4                                                  | I/O      | FT           | (4)   | ETH_RMII_RX_D0 /<br>ETH_MII_RX_D0/<br>EVENTOUT                                                             | ADC12_IN14           |
| 25     | -       | 34      | 45      | P5       | 55      | PC5                                                  | I/O      | FT           | (4)   | ETH_RMII_RX_D1 /<br>ETH_MII_RX_D1/<br>EVENTOUT                                                             | ADC12_IN15           |
| 26     | G7      | 35      | 46      | R5       | 56      | PB0                                                  | I/O      | FT           | (4)   | TIM3_CH3 / TIM8_CH2N/<br>OTG_HS_ULPI_D1/<br>ETH_MII_RXD2 /<br>TIM1_CH2N/ EVENTOUT                          | ADC12_IN8            |
| 27     | H7      | 36      | 47      | R4       | 57      | PB1                                                  | I/O      | FT           | (4)   | TIM3_CH4 / TIM8_CH3N/<br>OTG_HS_ULPI_D2/<br>ETH_MII_RXD3 /<br>TIM1_CH3N/ EVENTOUT                          | ADC12_IN9            |
| 28     | J7      | 37      | 48      | M6       | 58      | PB2-BOOT1<br>(PB2)                                   | I/O      | FT           |       | EVENTOUT                                                                                                   |                      |
| -      | -       | -       | 49      | R6       | 59      | PF11                                                 | I/O      | FT           |       | DCMI_12/ EVENTOUT                                                                                          |                      |
| -      | -       | -       | 50      | P6       | 60      | PF12                                                 | I/O      | FT           |       | FSMC_A6/ EVENTOUT                                                                                          |                      |
| -      | -       | -       | 51      | M8       | 61      | V <sub>SS</sub>                                      | S        |              |       |                                                                                                            |                      |
| -      | -       | -       | 52      | N8       | 62      | $V_{DD}$                                             | S        |              |       |                                                                                                            |                      |
| -      | -       | -       | 53      | N6       | 63      | PF13                                                 | I/O      | FT           |       | FSMC_A7/ EVENTOUT                                                                                          |                      |
| -      | -       | -       | 54      | R7       | 64      | PF14                                                 | I/O      | FT           |       | FSMC_A8/ EVENTOUT                                                                                          |                      |
| -      | -       | -       | 55      | P7       | 65      | PF15                                                 | I/O      | FT           |       | FSMC_A9/ EVENTOUT                                                                                          |                      |
| -      | -       | -       | 56      | N7       | 66      | PG0                                                  | I/O      | FT           |       | FSMC_A10/ EVENTOUT                                                                                         |                      |
| -      | -       | -       | 57      | M7       | 67      | PG1                                                  | I/O      | FT           |       | FSMC_A11/ EVENTOUT                                                                                         |                      |
| -      | G6      | 38      | 58      | R8       | 68      | PE7                                                  | I/O      | FT           |       | FSMC_D4/TIM1_ETR/<br>EVENTOUT                                                                              |                      |
| -      | H6      | 39      | 59      | P8       | 69      | PE8                                                  | I/O      | FT           |       | FSMC_D5/ TIM1_CH1N/<br>EVENTOUT                                                                            |                      |
| -      | J6      | 40      | 60      | P9       | 70      | PE9                                                  | I/O      | FT           |       | FSMC_D6/TIM1_CH1/<br>EVENTOUT                                                                              |                      |
| -      | -       | -       | 61      | M9       | 71      | V <sub>SS</sub>                                      | S        |              |       |                                                                                                            |                      |
| -      |         | -       | 62      | N9       | 72      | $V_{DD}$                                             | S        |              |       |                                                                                                            |                      |

Table 6. STM32F40x pin and ball definitions (continued)

|        | F       | Pin n   | umb     | er       |         |                                                      |          | ure          |       |                                                                                                            |                      |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|--------------|-------|------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/Ostructure | Notes | Alternate functions                                                                                        | Additional functions |
| -      | F6      | 41      | 63      | R9       | 73      | PE10                                                 | I/O      | FT           |       | FSMC_D7/TIM1_CH2N/<br>EVENTOUT                                                                             |                      |
| -      | J5      | 42      | 64      | P10      | 74      | PE11                                                 | I/O      | FT           |       | FSMC_D8/TIM1_CH2/<br>EVENTOUT                                                                              |                      |
| -      | H5      | 43      | 65      | R10      | 75      | PE12                                                 | I/O      | FT           |       | FSMC_D9/TIM1_CH3N/<br>EVENTOUT                                                                             |                      |
| -      | G5      | 44      | 66      | N11      | 76      | PE13                                                 | I/O      | FT           |       | FSMC_D10/TIM1_CH3/<br>EVENTOUT                                                                             |                      |
| -      | F5      | 45      | 67      | P11      | 77      | PE14                                                 | I/O      | FT           |       | FSMC_D11/TIM1_CH4/<br>EVENTOUT                                                                             |                      |
| -      | G4      | 46      | 68      | R11      | 78      | PE15                                                 | I/O      | FT           |       | FSMC_D12/TIM1_BKIN/<br>EVENTOUT                                                                            |                      |
| 29     | H4      | 47      | 69      | R12      | 79      | PB10                                                 | I/O      | FT           |       | SPI2_SCK / I2S2_CK /<br>I2C2_SCL/ USART3_TX /<br>OTG_HS_ULPI_D3 /<br>ETH_MII_RX_ER /<br>TIM2_CH3/ EVENTOUT |                      |
| 30     | J4      | 48      | 70      | R13      | 80      | PB11                                                 | I/O      | FT           |       | I2C2_SDA/USART3_RX/ OTG_HS_ULPI_D4 / ETH_RMII_TX_EN/ ETH_MII_TX_EN / TIM2_CH4/ EVENTOUT                    |                      |
| 31     | F4      | 49      | 71      | M10      | 81      | $V_{CAP\_1}$                                         | S        |              |       |                                                                                                            |                      |
| 32     | -       | 50      | 72      | N10      | 82      | $V_{DD}$                                             | S        |              |       |                                                                                                            |                      |
| -      | -       | -       | -       | M11      | 83      | PH6                                                  | I/O      | FT           |       | I2C2_SMBA/TIM12_CH1/<br>ETH_MII_RXD2/<br>EVENTOUT                                                          |                      |
| -      | -       | -       | -       | N12      | 84      | PH7                                                  | I/O      | FT           |       | I2C3_SCL /<br>ETH_MII_RXD3/<br>EVENTOUT                                                                    |                      |
| -      | -       | -       | -       | M12      | 85      | PH8                                                  | I/O      | FT           |       | I2C3_SDA /<br>DCMI_HSYNC/<br>EVENTOUT                                                                      |                      |
| -      | -       | -       | -       | M13      | 86      | PH9                                                  | I/O      | FT           |       | I2C3_SMBA / TIM12_CH2/<br>DCMI_D0/ EVENTOUT                                                                |                      |
| -      | -       | -       | -       | L13      | 87      | PH10                                                 | I/O      | FT           |       | TIM5_CH1 / DCMI_D1/<br>EVENTOUT                                                                            |                      |
| -      | -       | -       | -       | L12      | 88      | PH11                                                 | I/O      | FT           |       | TIM5_CH2 / DCMI_D2/<br>EVENTOUT                                                                            |                      |

Table 6. STM32F40x pin and ball definitions (continued)

|        | F       | Pin n   | umb     |          |         | piii and ban den                                     |          | · `             |       | ,                                                                                                                                 |                      |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                                               | Additional functions |
| -      | -       | -       | -       | K12      | 89      | PH12                                                 | I/O      | FT              |       | TIM5_CH3 / DCMI_D3/<br>EVENTOUT                                                                                                   |                      |
| -      | -       | -       | -       | H12      | 90      | V <sub>SS</sub>                                      | S        |                 |       |                                                                                                                                   |                      |
| -      | -       | -       | -       | J12      | 91      | $V_{DD}$                                             | S        |                 |       |                                                                                                                                   |                      |
| 33     | J3      | 51      | 73      | P12      | 92      | PB12                                                 | I/O      | FT              |       | SPI2_NSS / I2S2_WS / I2C2_SMBA/ USART3_CK/TIM1_BKIN / CAN2_RX / OTG_HS_ULPI_D5/ ETH_RMII_TXD0 / ETH_MII_TXD0/ OTG_HS_ID/ EVENTOUT |                      |
| 34     | J1      | 52      | 74      | P13      | 93      | PB13                                                 | I/O      | FT              |       | SPI2_SCK / I2S2_CK / USART3_CTS/ TIM1_CH1N /CAN2_TX / OTG_HS_ULPI_D6 / ETH_RMII_TXD1 / ETH_MII_TXD1/ EVENTOUT                     | OTG_HS_VBUS          |
| 35     | J2      | 53      | 75      | R14      | 94      | PB14                                                 | I/O      | FT              |       | SPI2_MISO/TIM1_CH2N /<br>TIM12_CH1 /<br>OTG_HS_DM/<br>USART3_RTS /<br>TIM8_CH2N/I2S2ext_SD/<br>EVENTOUT                           |                      |
| 36     | H1      | 54      | 76      | R15      | 95      | PB15                                                 | I/O      | FT              |       | SPI2_MOSI / I2S2_SD/<br>TIM1_CH3N / TIM8_CH3N<br>/ TIM12_CH2 /<br>OTG_HS_DP/ EVENTOUT                                             |                      |
| -      | H2      | 55      | 77      | P15      | 96      | PD8                                                  | I/O      | FT              |       | FSMC_D13/USART3_TX/<br>EVENTOUT                                                                                                   |                      |
| -      | НЗ      | 56      | 78      | P14      | 97      | PD9                                                  | I/O      | FT              |       | FSMC_D14/USART3_RX/<br>EVENTOUT                                                                                                   |                      |
| -      | G3      | 57      | 79      | N15      | 98      | PD10                                                 | I/O      | FT              |       | FSMC_D15/USART3_CK/<br>EVENTOUT                                                                                                   |                      |
| -      | G1      | 58      | 80      | N14      | 99      | PD11                                                 | I/O      | FT              |       | FSMC_CLE /<br>FSMC_A16/USART3_CTS/<br>EVENTOUT                                                                                    |                      |
| -      | G2      | 59      | 81      | N13      | 100     | PD12                                                 | I/O      | FT              |       | FSMC_ALE/<br>FSMC_A17/TIM4_CH1 /<br>USART3_RTS/<br>EVENTOUT                                                                       |                      |

50/180 Doc ID 022152 Rev 3

Table 6. STM32F40x pin and ball definitions (continued)

|        | F       | Pin n   | umb     | er       |         |                                                      |          | ure             |       | ,                                                                                     |                      |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|---------------------------------------------------------------------------------------|----------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                   | Additional functions |
| -      | -       | 60      | 82      | M15      | 101     | PD13                                                 | I/O      | FT              |       | FSMC_A18/TIM4_CH2/<br>EVENTOUT                                                        |                      |
| -      | -       | -       | 83      | -        | 102     | $V_{SS}$                                             | S        |                 |       |                                                                                       |                      |
| -      | -       | 1       | 84      | J13      | 103     | $V_{DD}$                                             | S        |                 |       |                                                                                       |                      |
| -      | F2      | 61      | 85      | M14      | 104     | PD14                                                 | I/O      | FT              |       | FSMC_D0/TIM4_CH3/<br>EVENTOUT/ EVENTOUT                                               |                      |
| -      | F1      | 62      | 86      | L14      | 105     | PD15                                                 | I/O      | FT              |       | FSMC_D1/TIM4_CH4/<br>EVENTOUT                                                         |                      |
| -      | -       | -       | 87      | L15      | 106     | PG2                                                  | I/O      | FT              |       | FSMC_A12/ EVENTOUT                                                                    |                      |
| -      | -       | -       | 88      | K15      | 107     | PG3                                                  | I/O      | FT              |       | FSMC_A13/ EVENTOUT                                                                    |                      |
| -      | -       | -       | 89      | K14      | 108     | PG4                                                  | I/O      | FT              |       | FSMC_A14/ EVENTOUT                                                                    |                      |
| -      | -       | -       | 90      | K13      | 109     | PG5                                                  | I/O      | FT              |       | FSMC_A15/ EVENTOUT                                                                    |                      |
| -      | -       | -       | 91      | J15      | 110     | PG6                                                  | I/O      | FT              |       | FSMC_INT2/ EVENTOUT                                                                   |                      |
| -      | -       | -       | 92      | J14      | 111     | PG7                                                  | I/O      | FT              |       | FSMC_INT3/USART6_CK/<br>EVENTOUT                                                      |                      |
| -      | -       | -       | 93      | H14      | 112     | PG8                                                  | I/O      | FT              |       | USART6_RTS /<br>ETH_PPS_OUT/<br>EVENTOUT                                              |                      |
| -      | -       | -       | 94      | G12      | 113     | $V_{SS}$                                             | S        |                 |       |                                                                                       |                      |
| -      | -       | -       | 95      | H13      | 114     | $V_{DD}$                                             | S        |                 |       |                                                                                       |                      |
| 37     | F3      | 63      | 96      | H15      | 115     | PC6                                                  | I/O      | FT              |       | I2S2_MCK / TIM8_CH1/SDIO_D6 / USART6_TX / DCMI_D0/TIM3_CH1/ EVENTOUT                  |                      |
| 38     | E1      | 64      | 97      | G15      | 116     | PC7                                                  | I/O      | FT              |       | I2S3_MCK / TIM8_CH2/SDIO_D7 / USART6_RX / DCMI_D1/TIM3_CH2/ EVENTOUT                  |                      |
| 39     | E2      | 65      | 98      | G14      | 117     | PC8                                                  | I/O      | FT              |       | TIM8_CH3/SDIO_D0<br>/TIM3_CH3/ USART6_CK /<br>DCMI_D2/ EVENTOUT                       |                      |
| 40     | E3      | 66      | 99      | F14      | 118     | PC9                                                  | I/O      | FT              |       | I2S_CKIN/ MCO2 /<br>TIM8_CH4/SDIO_D1 /<br>/I2C3_SDA / DCMI_D3 /<br>TIM3_CH4/ EVENTOUT |                      |

Table 6. STM32F40x pin and ball definitions (continued)

|        | F       | in n    | umb     | er       |         |                                                      |          | nre          |       |                                                                     |                      |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|--------------|-------|---------------------------------------------------------------------|----------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/Ostructure | Notes | Alternate functions                                                 | Additional functions |
| 41     | D1      | 67      | 100     | F15      | 119     | PA8                                                  | I/O      | FT           |       | MCO1 / USART1_CK/<br>TIM1_CH1/ I2C3_SCL/<br>OTG_FS_SOF/<br>EVENTOUT |                      |
| 42     | D2      | 68      | 101     | E15      | 120     | PA9                                                  | I/O      | FT           |       | USART1_TX/ TIM1_CH2 /<br>I2C3_SMBA / DCMI_D0/<br>EVENTOUT           | OTG_FS_VBUS          |
| 43     | D3      | 69      | 102     | D15      | 121     | PA10                                                 | I/O      | FT           |       | USART1_RX/ TIM1_CH3/<br>OTG_FS_ID/DCMI_D1/<br>EVENTOUT              |                      |
| 44     | C1      | 70      | 103     | C15      | 122     | PA11                                                 | I/O      | FT           |       | USART1_CTS / CAN1_RX<br>/ TIM1_CH4 /<br>OTG_FS_DM/ EVENTOUT         |                      |
| 45     | C2      | 71      | 104     | B15      | 123     | PA12                                                 | 0/       | FT           |       | USART1_RTS / CAN1_TX/<br>TIM1_ETR/ OTG_FS_DP/<br>EVENTOUT           |                      |
| 46     | F8      | 72      | 105     | A15      | 124     | PA13<br>(JTMS-SWDIO)                                 | I/O      | FT           |       | JTMS-SWDIO/ EVENTOUT                                                |                      |
| 47     | В1      | 73      | 106     | F13      | 125     | $V_{CAP\_2}$                                         | S        |              |       |                                                                     |                      |
| -      | E7      | 74      | 107     | F12      | 126     | V <sub>SS</sub>                                      | S        |              |       |                                                                     |                      |
| 48     | E6      | 75      | 108     | G13      | 127     | V <sub>DD</sub>                                      | S        |              |       |                                                                     |                      |
| -      | -       | 1       | •       | E12      | 128     | PH13                                                 | I/O      | FT           |       | TIM8_CH1N / CAN1_TX/<br>EVENTOUT                                    |                      |
| -      | -       | -       | •       | E13      | 129     | PH14                                                 | I/O      | FT           |       | TIM8_CH2N / DCMI_D4/<br>EVENTOUT                                    |                      |
| -      | -       |         | •       | D13      | 130     | PH15                                                 | I/O      | FT           |       | TIM8_CH3N / DCMI_D11/<br>EVENTOUT                                   |                      |
| -      | СЗ      | 1       | 1       | E14      | 131     | PI0                                                  | I/O      | FT           |       | TIM5_CH4 / SPI2_NSS /<br>I2S2_WS / DCMI_D13/<br>EVENTOUT            |                      |
| -      | B2      | 1       | 1       | D14      | 132     | PI1                                                  | I/O      | FT           |       | SPI2_SCK / I2S2_CK /<br>DCMI_D8/ EVENTOUT                           |                      |
| -      | -       | •       | -       | C14      | 133     | PI2                                                  | 1/0      | FT           |       | TIM8_CH4 /SPI2_MISO /<br>DCMI_D9 / I2S2ext_SD/<br>EVENTOUT          |                      |
| -      | -       | -       | -       | C13      | 134     | PI3                                                  | I/O      | FT           |       | TIM8_ETR / SPI2_MOSI /<br>I2S2_SD / DCMI_D10/<br>EVENTOUT           |                      |
| -      | -       | 1       | ı       | D9       | 135     | V <sub>SS</sub>                                      | S        |              |       |                                                                     |                      |
| -      | -       | -       | -       | C9       | 136     | $V_{DD}$                                             | S        |              |       |                                                                     |                      |

Table 6. STM32F40x pin and ball definitions (continued)

|        | F       | in n    | umb     | er       |         |                                                      |          | nre          |       | •                                                                                 |                      |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|--------------|-------|-----------------------------------------------------------------------------------|----------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/Ostructure | Notes | Alternate functions                                                               | Additional functions |
| 49     | A2      | 76      | 109     | A14      | 137     | PA14<br>(JTCK-SWCLK)                                 | I/O      | FT           |       | JTCK-SWCLK/ EVENTOUT                                                              |                      |
| 50     | ВЗ      | 77      | 110     | A13      | 138     | PA15<br>(JTDI)                                       | I/O      | FT           |       | JTDI/ SPI3_NSS/<br>I2S3_WS/TIM2_CH1_ETR<br>/ SPI1_NSS / EVENTOUT                  |                      |
| 51     | D5      | 78      | 111     | B14      | 139     | PC10                                                 | I/O      | FT           |       | SPI3_SCK / I2S3_CK/<br>UART4_TX/SDIO_D2 /<br>DCMI_D8 / USART3_TX/<br>EVENTOUT     |                      |
| 52     | C4      | 79      | 112     | B13      | 140     | PC11                                                 | I/O      | FT           |       | UART4_RX/ SPI3_MISO /<br>SDIO_D3 /<br>DCMI_D4/USART3_RX /<br>I2S3ext_SD/ EVENTOUT |                      |
| 53     | А3      | 80      | 113     | A12      | 141     | PC12                                                 | I/O      | FT           |       | UART5_TX/SDIO_CK /<br>DCMI_D9 / SPI3_MOSI<br>/I2S3_SD / USART3_CK/<br>EVENTOUT    |                      |
| -      | D6      | 81      | 114     | B12      | 142     | PD0                                                  | I/O      | FT           |       | FSMC_D2/CAN1_RX/<br>EVENTOUT                                                      |                      |
| -      | C5      | 82      | 115     | C12      | 143     | PD1                                                  | I/O      | FT           |       | FSMC_D3 / CAN1_TX/<br>EVENTOUT                                                    |                      |
| 54     | B4      | 83      | 116     | D12      | 144     | PD2                                                  | I/O      | FT           |       | TIM3_ETR/UART5_RX/<br>SDIO_CMD / DCMI_D11/<br>EVENTOUT                            |                      |
| -      | -       | 84      | 117     | D11      | 145     | PD3                                                  | I/O      | FT           |       | FSMC_CLK/USART2_CTS<br>/ EVENTOUT                                                 |                      |
| -      | A4      | 85      | 118     | D10      | 146     | PD4                                                  | I/O      | FT           |       | FSMC_NOE/USART2_RTS<br>/ EVENTOUT                                                 |                      |
| -      | C6      | 86      | 119     | C11      | 147     | PD5                                                  | I/O      | FT           |       | FSMC_NWE/USART2_TX/<br>EVENTOUT                                                   |                      |
| -      | -       | -       | 120     | D8       | 148     | V <sub>SS</sub>                                      | s        |              |       |                                                                                   |                      |
| -      | -       | -       | 121     | C8       | 149     | $V_{DD}$                                             | S        |              |       |                                                                                   |                      |
| -      | B5      | 87      | 122     | B11      | 150     | PD6                                                  | I/O      | FT           |       | FSMC_NWAIT/<br>USART2_RX/ EVENTOUT                                                |                      |
| -      | A5      | 88      | 123     | A11      | 151     | PD7                                                  | I/O      | FT           |       | USART2_CK/FSMC_NE1/<br>FSMC_NCE2/ EVENTOUT                                        |                      |
| -      | -       | -       | 124     | C10      | 152     | PG9                                                  | I/O      | FT           |       | USART6_RX /<br>FSMC_NE2/FSMC_NCE3/<br>EVENTOUT                                    |                      |

Table 6. STM32F40x pin and ball definitions (continued)

|        | F       | Pin n   | umb     | er       |         |                                                      |          | are             |       | •                                                                                                                                |                      |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|----------------------------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                                              | Additional functions |
| -      | -       | -       | 125     | B10      | 153     | PG10                                                 | I/O      | FT              |       | FSMC_NCE4_1/<br>FSMC_NE3/ EVENTOUT                                                                                               |                      |
| -      | -       | -       | 126     | В9       | 154     | PG11                                                 | I/O      | FT              |       | FSMC_NCE4_2 /<br>ETH_MII_TX_EN/<br>ETH _RMII_TX_EN/<br>EVENTOUT                                                                  |                      |
| -      | -       | -       | 127     | В8       | 155     | PG12                                                 | I/O      | FT              |       | FSMC_NE4 /<br>USART6_RTS/<br>EVENTOUT                                                                                            |                      |
| -      | -       | -       | 128     | A8       | 156     | PG13                                                 | I/O      | FT              |       | FSMC_A24 /<br>USART6_CTS<br>/ETH_MII_TXD0/<br>ETH_RMII_TXD0/<br>EVENTOUT                                                         |                      |
| -      | -       | -       | 129     | A7       | 157     | PG14                                                 | I/O      | FT              |       | FSMC_A25 / USART6_TX<br>/ETH_MII_TXD1/<br>ETH_RMII_TXD1/<br>EVENTOUT                                                             |                      |
| -      | E8      | -       | 130     | D7       | 158     | V <sub>SS</sub>                                      | S        |                 |       |                                                                                                                                  |                      |
| -      | F7      | -       | 131     | C7       | 159     | V <sub>DD</sub>                                      | S        |                 |       |                                                                                                                                  |                      |
| -      | -       | -       | 132     | В7       | 160     | PG15                                                 | I/O      | FT              |       | USART6_CTS /<br>DCMI_D13/ EVENTOUT                                                                                               |                      |
| 55     | В6      | 89      | 133     | A10      | 161     | PB3<br>(JTDO/<br>TRACESWO)                           | I/O      | FT              |       | JTDO/ TRACESWO/<br>SPI3_SCK / I2S3_CK /<br>TIM2_CH2 / SPI1_SCK/<br>EVENTOUT                                                      |                      |
| 56     | A6      | 90      | 134     | A9       | 162     | PB4<br>(NJTRST)                                      | I/O      | FT              |       | NJTRST/ SPI3_MISO /<br>TIM3_CH1 / SPI1_MISO /<br>I2S3ext_SD/ EVENTOUT                                                            |                      |
| 57     | D7      | 91      | 135     | A6       | 163     | PB5                                                  | I/O      | FT              |       | I2C1_SMBA/ CAN2_RX /<br>OTG_HS_ULPI_D7 /<br>ETH_PPS_OUT/TIM3_CH<br>2 / SPI1_MOSI/<br>SPI3_MOSI / DCMI_D10 /<br>I2S3_SD/ EVENTOUT |                      |
| 58     | C7      | 92      | 136     | В6       | 164     | PB6                                                  | I/O      | FT              |       | I2C1_SCL/ TIM4_CH1 /<br>CAN2_TX /<br>DCMI_D5/USART1_TX/<br>EVENTOUT                                                              |                      |

STM32F40x pin and ball definitions (continued) Table 6.

|        | F       | Pin n   | umb     | er       |         |                                                      |          | ure          |       |                                                                                                       |                      |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|--------------|-------|-------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/Ostructure | Notes | Alternate functions                                                                                   | Additional functions |
| 59     | B7      | 93      | 137     | B5       | 165     | PB7                                                  | I/O      | FT           |       | I2C1_SDA / FSMC_NL /<br>DCMI_VSYNC /<br>USART1_RX/ TIM4_CH2/<br>EVENTOUT                              |                      |
| 60     | A7      | 94      | 138     | D6       | 166     | BOOT0                                                | ı        | В            |       |                                                                                                       | V <sub>PP</sub>      |
| 61     | D8      | 95      | 139     | A5       | 167     | PB8                                                  | I/O      | FT           |       | TIM4_CH3/SDIO_D4/<br>TIM10_CH1 / DCMI_D6 /<br>ETH_MII_TXD3 /<br>I2C1_SCL/ CAN1_RX/<br>EVENTOUT        |                      |
| 62     | C8      | 96      | 140     | B4       | 168     | PB9                                                  | I/O      | FT           |       | SPI2_NSS/ I2S2_WS /<br>TIM4_CH4/ TIM11_CH1/<br>SDIO_D5 / DCMI_D7 /<br>I2C1_SDA / CAN1_TX/<br>EVENTOUT |                      |
| -      | -       | 97      | 141     | A4       | 169     | PE0                                                  | I/O      | FT           |       | TIM4_ETR / FSMC_NBL0 /<br>DCMI_D2/ EVENTOUT                                                           |                      |
| -      | -       | 98      | 142     | А3       | 170     | PE1                                                  | I/O      | FT           |       | FSMC_NBL1 / DCMI_D3/<br>EVENTOUT                                                                      |                      |
| 63     | -       | 99      | -       | D5       | -       | V <sub>SS</sub>                                      | S        |              |       |                                                                                                       |                      |
| -      | A8      | -       | 143     | C6       | 171     | PDR_ON                                               | ı        | FT           |       |                                                                                                       |                      |
| 64     | A1      | 10<br>0 | 144     | C5       | 172     | $V_{DD}$                                             | s        |              |       |                                                                                                       |                      |
| -      | -       | -       | -       | D4       | 173     | PI4                                                  | I/O      | FT           |       | TIM8_BKIN / DCMI_D5/<br>EVENTOUT                                                                      |                      |
| -      | -       | -       | -       | C4       | 174     | PI5                                                  | I/O      | FT           |       | TIM8_CH1 /<br>DCMI_VSYNC/<br>EVENTOUT                                                                 |                      |
| -      | -       | -       | -       | С3       | 175     | PI6                                                  | I/O      | FT           |       | TIM8_CH2 / DCMI_D6/<br>EVENTOUT                                                                       |                      |
| -      | -       | -       | -       | C2       | 176     | PI7                                                  | I/O      | FT           |       | TIM8_CH3 / DCMI_D7/<br>EVENTOUT                                                                       |                      |

<sup>1.</sup> Function availability depends on the chosen device.

4. FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1).

PC13, PC14, PC15 and PI8 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 and PI8 in output mode is limited:

 The speed should not exceed 2 MHz with a maximum load of 30 pF.

<sup>-</sup> These I/Os must not be used as a current source (e.g. to drive an LED).

<sup>3.</sup> Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these I/Os, refer to the RTC register description sections in the STM32F4xx reference manual, available from the STMicroelectronics website: www.st.com.

5. If the device is delivered in an UFBGA176 or WLCSP90 and the BYPASS\_REG pin is set to VDD (Regulator off/internal reset ON mode), then PA0 is used as an internal Reset (active low).

Table 7. FSMC pin definition

|                     |            |                    | FSMC          |             |                        |                |
|---------------------|------------|--------------------|---------------|-------------|------------------------|----------------|
| Pins <sup>(1)</sup> | CF         | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100 <sup>(2)</sup> | WLCSP90<br>(2) |
| PE2                 |            | A23                | A23           |             | Yes                    |                |
| PE3                 |            | A19                | A19           |             | Yes                    |                |
| PE4                 |            | A20                | A20           |             | Yes                    |                |
| PE5                 |            | A21                | A21           |             | Yes                    |                |
| PE6                 |            | A22                | A22           |             | Yes                    |                |
| PF0                 | A0         | A0                 |               |             | -                      | -              |
| PF1                 | A1         | A1                 |               |             | -                      | -              |
| PF2                 | A2         | A2                 |               |             | -                      | -              |
| PF3                 | A3         | A3                 |               |             | -                      | -              |
| PF4                 | A4         | A4                 |               |             | -                      | -              |
| PF5                 | <b>A</b> 5 | A5                 |               |             | -                      | -              |
| PF6                 | NIORD      |                    |               |             | -                      | -              |
| PF7                 | NREG       |                    |               |             | -                      | -              |
| PF8                 | NIOWR      |                    |               |             | -                      | -              |
| PF9                 | CD         |                    |               |             | -                      | -              |
| PF10                | INTR       |                    |               |             | -                      | -              |
| PF12                | A6         | A6                 |               |             | -                      | -              |
| PF13                | A7         | A7                 |               |             | -                      | -              |
| PF14                | A8         | A8                 |               |             | -                      | -              |
| PF15                | A9         | A9                 |               |             | -                      | -              |
| PG0                 | A10        | A10                |               |             | -                      | -              |
| PG1                 |            | A11                |               |             | -                      | -              |
| PE7                 | D4         | D4                 | DA4           | D4          | Yes                    | Yes            |
| PE8                 | D5         | D5                 | DA5           | D5          | Yes                    | Yes            |
| PE9                 | D6         | D6                 | DA6           | D6          | Yes                    | Yes            |
| PE10                | D7         | D7                 | DA7           | D7          | Yes                    | Yes            |
| PE11                | D8         | D8                 | DA8           | D8          | Yes                    | Yes            |
| PE12                | D9         | D9                 | DA9           | D9          | Yes                    | Yes            |
| PE13                | D10        | D10                | DA10          | D10         | Yes                    | Yes            |
| PE14                | D11        | D11                | DA11          | D11         | Yes                    | Yes            |
| PE15                | D12        | D12                | DA12          | D12         | Yes                    | Yes            |

Table 7. FSMC pin definition (continued)

|                     |        |                    | FSMC          |             |                        | W// 00D00      |
|---------------------|--------|--------------------|---------------|-------------|------------------------|----------------|
| Pins <sup>(1)</sup> | CF     | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100 <sup>(2)</sup> | WLCSP90<br>(2) |
| PD8                 | D13    | D13                | DA13          | D13         | Yes                    | Yes            |
| PD9                 | D14    | D14                | DA14          | D14         | Yes                    | Yes            |
| PD10                | D15    | D15                | DA15          | D15         | Yes                    | Yes            |
| PD11                |        | A16                | A16           | CLE         | Yes                    | Yes            |
| PD12                |        | A17                | A17           | ALE         | Yes                    | Yes            |
| PD13                |        | A18                | A18           |             | Yes                    |                |
| PD14                | D0     | D0                 | DA0           | D0          | Yes                    |                |
| PD15                | D1     | D1                 | DA1           | D1          | Yes                    |                |
| PG2                 |        | A12                |               |             | -                      | -              |
| PG3                 |        | A13                |               |             | -                      | -              |
| PG4                 |        | A14                |               |             | -                      | -              |
| PG5                 |        | A15                |               |             | -                      | -              |
| PG6                 |        |                    |               | INT2        | -                      | -              |
| PG7                 |        |                    |               | INT3        | -                      | -              |
| PD0                 | D2     | D2                 | DA2           | D2          | Yes                    | Yes            |
| PD1                 | D3     | D3                 | DA3           | D3          | Yes                    | Yes            |
| PD3                 |        | CLK                | CLK           |             | Yes                    |                |
| PD4                 | NOE    | NOE                | NOE           | NOE         | Yes                    | Yes            |
| PD5                 | NWE    | NWE                | NWE           | NWE         | Yes                    | Yes            |
| PD6                 | NWAIT  | NWAIT              | NWAIT         | NWAIT       | Yes                    | Yes            |
| PD7                 |        | NE1                | NE1           | NCE2        | Yes                    | Yes            |
| PG9                 |        | NE2                | NE2           | NCE3        | -                      | -              |
| PG10                | NCE4_1 | NE3                | NE3           |             | -                      | -              |
| PG11                | NCE4_2 |                    |               |             | -                      | -              |
| PG12                |        | NE4                | NE4           |             | -                      | -              |
| PG13                |        | A24                | A24           |             | -                      | -              |
| PG14                |        | A25                | A25           |             | -                      | -              |
| PB7                 |        | NADV               | NADV          |             | Yes                    | Yes            |
| PE0                 |        | NBL0               | NBL0          |             | Yes                    |                |
| PE1                 |        | NBL1               | NBL1          |             | Yes                    |                |

Full FSMC features are available on LQFP144, LQFP176, and UFBGA176. The features available on smaller packages are given in the dedicated package column.

<sup>2.</sup> Ports F and G are not available in devices delivered in 100-pin packages.

| Table 8. | e 8.  | Alte       | rnate fu⊦              | Alternate function mapping | pping        |           |                            |                       |                        |                    |                           |                |                                          |                      |            |          |          |
|----------|-------|------------|------------------------|----------------------------|--------------|-----------|----------------------------|-----------------------|------------------------|--------------------|---------------------------|----------------|------------------------------------------|----------------------|------------|----------|----------|
|          |       | AF0        | AF1                    | AF2                        | AF3          | AF4       | AF5                        | AF6                   | AF7                    | AF8                | AF9                       | AF10           | AF11                                     | AF12                 | AF13       |          |          |
|          | Port  | SYS        | TIM1/2                 | TIM3/4/5                   | TIM8/9/10/11 | I2C1/2/3  | SPI1/SPI2/<br>I2S2/I2S2ext | SPI3/I2Sext/<br>I2S3  | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/CAN2/<br>TIM12/13/14 | OTG_FS/ OTG_HS | ЕТН                                      | FSMC/SDIO/<br>OTG_FS | DCMI       | AF014    | AF15     |
|          | PA0   |            | TIM2_CH1<br>TIM2_ETR   | TIM 5_CH1                  | TIM8_ETR     |           |                            |                       | USART2_CTS             | UART4_TX           |                           |                | ETH_MII_CRS                              |                      |            | Ш        | EVENTOUT |
|          | PA1   |            | TIM2_CH2               | TIM5_CH2                   |              |           |                            |                       | USART2_RTS             | UART4_RX           |                           |                | ETH_MIII_RX_CLK<br>ETH_RMIII_REF_<br>CLK |                      |            | ш        | EVENTOUT |
|          | PA2   |            | TIM2_CH3               | TIM5_CH3                   | TIM9_CH1     |           |                            |                       | USART2_TX              |                    |                           |                | ETH_MDIO                                 |                      |            | ш        | EVENTOUT |
|          | PA3   |            | TIM2_CH4               | TIM5_CH4                   | TIM9_CH2     |           |                            |                       | USART2_RX              |                    |                           | OTG_HS_ULPI_D0 | ETH_MII_COL                              |                      |            | ш        | EVENTOUT |
|          | PA4   |            |                        |                            |              |           | SPI1_NSS                   | SPI3_NSS<br>I2S3_WS   | USART2_CK              |                    |                           |                |                                          | OTG_HS_SOF           | DCMI_HSYNC | ш        | EVENTOUT |
|          | PA5   |            | TIM2_CH1<br>TIM2_ETR   |                            | TIM8_CH1N    |           | SPI1_SCK                   |                       |                        |                    |                           | OTG_HS_ULPI_CK |                                          |                      |            | ш        | EVENTOUT |
|          | PA6   |            | TIM1_BKIN              | TIM3_CH1                   | TIM8_BKIN    |           | SPI1_MISO                  |                       |                        |                    | TIM13_CH1                 |                |                                          |                      | DCMI_PIXCK | ш        | EVENTOUT |
| Port A   | PA7   |            | TIM1_CH1N              | TIM3_CH2                   | TIM8_CH1N    |           | SPI1_MOSI                  |                       |                        |                    | TIM14_CH1                 |                | ETH_MII_RX_DV<br>ETH_RMII_CRS_DV         |                      |            | ú        | EVENTOUT |
|          | PA8   | MCO1       | TIM1_CH1               |                            |              | I2C3_SCL  |                            |                       | USART1_CK              |                    |                           | OTG_FS_SOF     |                                          |                      |            | ш        | EVENTOUT |
|          | PA9   |            | TIM1_CH2               |                            |              | I2C3_SMBA |                            |                       | USART1_TX              |                    |                           |                |                                          |                      | DCMI_D0    | ш        | EVENTOUT |
|          | PA 10 |            | TIM1_CH3               |                            |              |           |                            |                       | USART1_RX              |                    |                           | OTG_FS_ID      |                                          |                      | DCMI_D1    | ш        | EVENTOUT |
|          | PA 11 |            | TIM1_CH4               |                            |              |           |                            |                       | USART1_CTS             |                    | CAN1_RX                   | OTG_FS_DM      |                                          |                      |            | ш        | EVENTOUT |
|          | PA 12 |            | TIM1_ETR               |                            |              |           |                            |                       | USART1_RTS             |                    | CAN1_TX                   | OTG_FS_DP      |                                          |                      |            | ш        | EVENTOUT |
|          | PA 13 | OIGMS-SMTL |                        |                            |              |           |                            |                       |                        |                    |                           |                |                                          |                      |            | <u> </u> | EVENTOUT |
|          | PA14  | JTCK-SWCLK |                        |                            |              |           |                            |                       |                        |                    |                           |                |                                          |                      |            | ш        | EVENTOUT |
|          | PA 15 | IGTS       | TIM 2_CH1<br>TIM 2_ETR |                            |              |           | SPI1_NSS                   | SPI3_NSS/<br>I2S3S_WS |                        |                    |                           |                |                                          |                      |            | ш        | EVENTOUT |

| æ       |
|---------|
| nuec    |
| (conti  |
| ping    |
| map     |
| nction  |
| e fu    |
| lternat |
| 4       |

| AF0      | 0 AF1                      | AF2          | AF3          | AF4       | AF5                        | AF6                   | AF7                    | AF8                | AF9                       | AF10            | AF11                            | AF12                 | AF13       |       | į        |
|----------|----------------------------|--------------|--------------|-----------|----------------------------|-----------------------|------------------------|--------------------|---------------------------|-----------------|---------------------------------|----------------------|------------|-------|----------|
| SYS      | S TIM1/2                   | Z TIM3/4/5   | TIM8/9/10/11 | I2C1/2/3  | SPI1/SPI2/<br>I2S2/I2S2ext | SPI3/I2Sext/<br>I2S3  | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/CAN2/<br>TIM12/13/14 | ота_ғѕ/ ота_нѕ  | ЕТН                             | FSMC/SDIO/<br>OTG_FS | DCMI       | AF014 | AF15     |
| l        | TIM1_CH2N                  | 42N TIM3_CH3 | TIM8_CH2N    |           |                            |                       |                        |                    |                           | OTG_HS_ULPI_D1  | ETH_MII_RXD2                    |                      |            | ш     | EVENTOUT |
|          | TIM1_CH3N                  | 13N TIM3_CH4 | TIM8_CH3N    |           |                            |                       |                        |                    |                           | OTG_HS_ULPI_D2  | ETH_MII_RXD3                    |                      |            | ш     | EVENTOUT |
|          |                            |              |              |           |                            |                       |                        |                    |                           |                 |                                 |                      |            | ш     | EVENTOUT |
| PAGE     | JTDO/<br>TRACESWO TIM2_CH2 | 롸            |              |           | SPI1_SCK                   | SPI3_SCK<br>I2S3_CK   |                        |                    |                           |                 |                                 |                      |            | ш     | EVENTOUT |
| NJTRST   | IST ST                     | TIM3_CH1     |              |           | SPI1_MISO                  | SPI3_MISO             | I2S3ext_SD             |                    |                           |                 |                                 |                      |            | Ш     | EVENTOUT |
|          |                            | TIM3_CH2     |              | I2C1_SMBA | SPI1_MOSI                  | SPI3_MOSI<br>I2S3_SD  |                        |                    | CAN2_RX                   | OTG_HS_ULPI_D7  | ETH_PPS_OUT                     |                      | DCMI_D10   | Ш     | EVENTOUT |
|          |                            | TIM4_CH1     |              | I2C1_SCL  |                            |                       | USART1_TX              |                    | CAN2_TX                   |                 |                                 |                      | DCMI_D5    | ш     | EVENTOUT |
|          |                            | TIM4_CH2     |              | I2C1_SDA  |                            |                       | USART1_RX              |                    |                           |                 |                                 | FSMC_NL              | DCMI_VSYNC | ш     | EVENTOUT |
|          |                            | TIM4_CH3     | TIM10_CH1    | I2C1_SCL  |                            |                       |                        |                    | CAN1_RX                   |                 | ETH_MII_TXD3                    | SDIO_D4              | DCMI_D6    | ш     | EVENTOUT |
|          |                            | TIM4_CH4     | TIM11_CH1    | I2C1_SDA  | SPI2_NSS<br>I2S2_WS        |                       |                        |                    | CAN1_TX                   |                 |                                 | SDIO_D5              | DCMI_D7    | ш     | EVENTOUT |
|          | TIM2_CH3                   | 82           |              | I2C2_SCL  | SPI2_SCK<br>I2S2_CK        |                       | USART3_TX              |                    |                           | OTG_HS_ULPI_D3  | ETH_MII_RX_ER                   |                      |            | ш     | EVENTOUT |
|          | TIM2_CH4                   | ¥.           |              | I2C2_SDA  |                            |                       | USART3_RX              |                    |                           | OTG_HS_ULPI_D4  | ETH_MII_TX_EN<br>ETH_RMII_TX_EN |                      |            | ш     | EVENTOUT |
|          | TIM1_BKIN                  | N.           |              | I2C2_SMBA | SPI2_NSS<br>I2S2_WS        |                       | USART3_CK              |                    | CAN2_RX                   | OTG_HS_ULPI_D5  | ETH_MII_TXD0<br>ETH_RMII_TXD0   | OTG_HS_ID            |            | ш     | EVENTOUT |
|          | TIM1_CH1N                  | N F          |              |           | SPI2_SCK<br>I2S2_CK        |                       | USART3_CTS             |                    | CAN2_TX                   | OTG_HS_ULPI_D6  | ETH_MII_TXD1<br>ETH_RMII_TXD1   |                      |            | ш     | EVENTOUT |
|          | TIM1_CH2N                  | 42N          | TIM8_CH2N    |           | SPI2_MISO                  | I2S2ext_SD            | USART3_RTS             |                    | TIM12_CH1                 |                 |                                 | OTG_HS_DM            |            | ш     | EVENTOUT |
| RTC_50Hz | 50Hz TIM1_CH3N             | NS1          | TIM8_CH3N    |           | SPI2_MOSI<br>I2S2_SD       |                       |                        |                    | TIM12_CH2                 |                 |                                 | OTG_HS_DP            |            | ш     | EVENTOUT |
|          |                            |              |              |           |                            |                       |                        |                    |                           | OTG_HS_ULPI_STP |                                 |                      |            | Е     | EVENTOUT |
|          |                            |              |              |           |                            |                       |                        |                    |                           |                 | ETH_MDC                         |                      |            | Ш     | EVENTOUT |
|          |                            |              |              |           | SPI2_MISO                  | I2S2ext_SD            |                        |                    |                           | OTG_HS_ULPI_DIR | ETH_MII_TXD2                    |                      |            | ш     | EVENTOUT |
|          |                            |              |              |           | SPI2_MOSI<br>I2S2_SD       |                       |                        |                    |                           | OTG_HS_ULPI_NXT | ETH_MII_TX_CLK                  |                      |            | ш     | EVENTOUT |
|          |                            |              |              |           |                            |                       |                        |                    |                           |                 | ETH_MII_RXD0<br>ETH_RMII_RXD0   |                      |            | ш     | EVENTOUT |
|          |                            |              |              |           |                            |                       |                        |                    |                           |                 | ETH_MII_RXD1<br>ETH_RMII_RXD1   |                      |            | ш     | EVENTOUT |
|          |                            | TIM3_CH1     | TIM8_CH1     |           | I2S2_MCK                   |                       |                        | USART6_TX          |                           |                 |                                 | SDIO_D6              | DCMI_D0    | Ш     | EVENTOUT |
|          |                            | TIM3_CH2     | TIM8_CH2     |           |                            | I2S3_MCK              |                        | USART6_RX          |                           |                 |                                 | SDIO_D7              | DCMI_D1    | ш     | EVENTOUT |
|          |                            | тімз_снз     | TIM8_CH3     |           |                            |                       |                        | USART6_CK          |                           |                 |                                 | SDIO_D0              | DCMI_D2    | ш     | EVENTOUT |
| MCO2     | 72                         | TIM3_CH4     | TIM8_CH4     | I2C3_SDA  | IZS_CKIN                   |                       |                        |                    |                           |                 |                                 | SDIO_D1              | DCMI_D3    | ш     | EVENTOUT |
|          |                            |              |              |           |                            | SPI3_SCK/<br>I2S3S_CK | USART3_TX/             | UART4_TX           |                           |                 |                                 | SDIO_D2              | DCMI_D8    | ш     | EVENTOUT |
|          |                            |              |              |           | I2S3ext_SD                 | SPI3_MISO/            | USART3_RX              | UART4_RX           |                           |                 |                                 | SDIO_D3              | DCMI_D4    | ш     | EVENTOUT |
|          |                            |              |              |           |                            | SPI3_MOSI<br>I2S3_SD  | USART3_CK              | UART5_TX           |                           |                 |                                 | SDIO_CK              | DCMI_D9    | Ш     | EVENTOUT |
|          |                            |              |              |           |                            |                       |                        |                    |                           |                 |                                 |                      |            |       |          |
|          |                            |              |              |           |                            |                       |                        |                    |                           |                 |                                 |                      |            |       |          |
|          |                            |              |              |           |                            |                       |                        |                    |                           |                 |                                 |                      |            |       |          |



Table 8. Alternate function mapping (continued)

|                        | AF15         |                    | EVENTOUT | EVENTOUT | EVENTOUT | EVENTOUT   | EVENTOUT   | EVENTOUT  | EVENTOUT   | EVENTOUT               | EVENTOUT  | EVENTOUT  | EVENTOUT  | EVENTOUT   | EVENTOUT   | EVENTOUT | EVENTOUT | EVENTOUT | EVENTOUT  | EVENTOUT  | EVENTOUT     | EVENTOUT | EVENTOUT | EVENTOUT | EVENTOUT | EVENTOUT | EVENTOUT  | EVENTOUT | EVENTOUT  | EVENTOUT | EVENTOUT  | EVENTOUT | EVENTOUT | EVENTOUT  |
|------------------------|--------------|--------------------|----------|----------|----------|------------|------------|-----------|------------|------------------------|-----------|-----------|-----------|------------|------------|----------|----------|----------|-----------|-----------|--------------|----------|----------|----------|----------|----------|-----------|----------|-----------|----------|-----------|----------|----------|-----------|
|                        | AF014        |                    |          |          |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           |              |          |          |          |          |          |           |          |           |          |           |          |          |           |
| AE13                   | 2            | DCMI               |          |          | DCMI_D11 |            |            |           |            |                        |           |           |           |            |            |          |          |          | DCMI_D2   | DCMI_D3   |              |          | DCMI_D4  | 9G_IMOG  | DCMI_D7  |          |           |          |           |          |           |          |          |           |
| A E 1 2                | ESMC/SDIO/   | OTG_FS             | FSMC_D2  | FSMC_D3  | SDIO_CMD | FSMC_CLK   | FSMC_NOE   | FSMC_NWE  | FSMC_NWAIT | FSMC_NE1/<br>FSMC_NCE2 | FSMC_D13  | FSMC_D14  | FSMC_D15  | FSMC_A16   | FSMC_A17   | FSMC_A18 | FSMC_D0  | FSMC_D1  | FSMC_NBL0 | FSMC_BLN1 | FSMC_A23     | FSMC_A19 | FSMC_A20 | FSMC_A21 | FSMC_A22 | FSMC_D4  | FSMC_D5   | FSMC_D6  | FSMC_D7   | FSMC_D8  | FSMC_D9   | FSMC_D10 | FSMC_D11 | FSMC_D12  |
| AE11                   | :            | ЕТН                |          |          |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           | ETH_MII_TXD3 |          |          |          |          |          |           |          |           |          |           |          |          |           |
| AE10                   | 2            | OTG_FS/ OTG_HS     |          |          |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           |              |          |          |          |          |          |           |          |           |          |           |          |          |           |
| VEO                    | CAN1/CAN2/   | TIM12/13/14        | CAN1_RX  | CAN1_TX  |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           |              |          |          |          |          |          |           |          |           |          |           |          |          |           |
| VE8                    | IIART4/5/    | USARTE             |          |          | UART5_RX |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           |              |          |          |          |          |          |           |          |           |          |           |          |          |           |
| AE7                    | 11SART1/2/3/ | LS3ext             |          |          |          | USART2_CTS | USART2_RTS | USART2_TX | USART2_RX  | USART2_CK              | USART3_TX | USART3_RX | USART3_CK | USART3_CTS | USART3_RTS |          |          |          |           |           |              |          |          |          |          |          |           |          |           |          |           |          |          |           |
| VER                    | SPI3/I2Sext/ | SFISHESEKU<br>1283 |          |          |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           |              |          |          |          |          |          |           |          |           |          |           |          |          |           |
| A F.F.                 | SPI1/SPI2/   | 12S2/12S2ext       |          |          |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           |              |          |          |          |          |          |           |          |           |          |           |          |          |           |
| VE4                    |              | 12C1/2/3           |          |          |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           |              |          |          |          |          |          |           |          |           |          |           |          |          |           |
| 2 E                    |              | TIM8/9/10/11       |          |          |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           |              |          |          | TIM9_CH1 | TIM9_CH2 |          |           |          |           |          |           |          |          |           |
| LEO AE1 AE2 AE2 AE2 AE |              | TIM3/4/5           |          |          | TIM3_ETR |            |            |           |            |                        |           |           |           |            | TIM4_CH1   | TIM4_CH2 | TIM4_CH3 | TIM4_CH4 | TIM4_ETR  |           |              |          |          |          |          |          |           |          |           |          |           |          |          |           |
| 7 2                    |              | TIM1/2             |          |          |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           |              |          |          |          |          | TIM1_ETR | TIM1_CH1N | TIM1_CH1 | TIM1_CH2N | TIM1_CH2 | TIM1_CH3N | TIM1_CH3 | TIM1_CH4 | TIM1_BKIN |
| 9 6                    |              | SYS                |          |          |          |            |            |           |            |                        |           |           |           |            |            |          |          |          |           |           | TRACECLK     | TRACEDO  | TRACED1  | TRACED2  | TRACED3  |          |           |          |           |          |           |          |          |           |
| 5                      | Port         |                    | PD0      | PD1      | PD2      | PD3        | PD4        | PD5       | PD6        | PD7                    | PD8       | PD9       | PD10      | PD11       | PD12       | PD13     | PD14     | PD15     | PE0       | PE1       | PE2          | PE3      | PE4      | PE5      | PE6      | PE7      | PE8       | PE9      | PE10      | PE11     | PE12      | PE13     | PE14     | PE15      |
|                        | Δ.           |                    |          |          |          |            |            |           |            | 1                      | 2         |           |           |            |            |          |          |          |           |           |              |          |          |          |          | Port     | 1         |          |           |          |           |          |          |           |