

### HACETTEPE UNIVERSITY

Computer Engineering Department BBM233 Logic Design Laboratory Fall 2019

# Martian Underground Road Intersection Controller

Mehmet Giray Nacakcı 21989009

Section: 2

Instructors: Selma Dilek, Dr. Cemil Zalluhoğlu

Submission Date: 8.01.2020



#### **BACKGROUND**

As technology advanced, and concerns about humanity's future on Earth increased, arguments favoring space colonization gained momentum. Both private and public Space agencies and organizations made serious commitments to researching the viability of long-term colonization efforts, and to taking steps toward a permanent human presence on Mars, which is considered as the next giant leap for humankind.



After a long period of research and development, the human race is finally ready to launch its first batch of Mars settlers in 2020. Since colonization requires the establishment of permanent habitats that have the potential for self-expansion and self-sustenance, the astronaut selection program was very rigorous. Nevertheless, due to your extreme competence and skillfulness in digital logic design, you, the students of Hacettepe Computer Engineering Department, were unanimously selected to head to Mars as the Primary Logic Design Team in charge of all computer hardware and electronics projects that will be implemented on Mars.

The mission is to design and implement a Martian Underground Road Intersection Control System which will ensure safe and efficient transport of people and vehicles around our first settlement on Mars. A road network will be built underground due to the safety reasons; primarily for protection against radiation, reduced air pressure and inhospitable atmosphere.

#### **SPECIFICATIONS**

# A Martian Underground Road Intersection Controller is to be designed, and implement it in Verilog.

#### **System Specifications:**

The first Martian underground road network will consist of two types of roads:

- Main Roads (green roads whose traffic gets high priority), and
- Side Roads (grey roads with lower priority traffic).

An intersection of a main road with a side road will therefore need to be controlled carefully with appropriate signalization. The tasks of the Martian Underground Road Intersection Controller will be the following:

- Ensure efficient and safe flow of vehicles in all directions,
- Take the road priorities into consideration, so that the main roads get higher throughput,
- Monitor and handle possible traffic congestion of the main roads.

An intersection will look as follows:



The main road will have congestion sensors which will monitor the traffic flow and signal the controller in case of a traffic jam.

#### State Specifications for Signalization

Road Signalization on any road can be in one of the following states:

| State                  | Signalization | Meaning                                                    |
|------------------------|---------------|------------------------------------------------------------|
| GO                     | GO            | Vehicles are free to drive forward.                        |
| GO-ATTENTION           | GO            | Get ready to stop in less than 3 seconds.                  |
| STOP                   | STOP          | All vehicles must stop.                                    |
| STOP-<br>ATTENTIO<br>N | STOP          | Get ready to start driving forward in less than 3 seconds. |

At an intersection, there will be two signalization signboards, one for the main road, and another for the side road. The controller must control both signboards at the same time.

#### Signalization Rules:

- While one road is in the GO state, the other road can only be in the STOP state.
- After the GO state, a road must go through the GO-ATTENTION state before switching to the STOP state.
- Similarly, after the STOP state, a road must go through STOP-ATTENTION state before switching to the GO state.
- While one road is in the GO-ATTENTION state, the other road can only be in the STOP-ATTENTION state.

#### Timing Specifications for Signalization

Case 1 – No Congestion: The main road signalization stays in GO state for exactly 20 seconds. The side road signalization stays in GO state for exactly 10 seconds. GO-ATTENTION and STOP-ATTENTION states last for 3 seconds on all roads.

Case 2 – Congestion is Detected: The main road signalization stays in GO state for at least 40 seconds and until the congestion sensor stops detecting traffic jam. The side road signalization stays in GO state for at most 10 seconds, but may be interrupted earlier in case congestion on the main road is detected. GO-ATTENTION and STOP-ATTENTION states last for 3 seconds on all roads.

# **DESIGN**

As the first step of designing an efficient trafic control flowing system, all possible states and transitions (logical or not) (according to signalization rules) are shown below. Logical reasonings and flaws are annotated.



- [1]: These paths are efficient.
- [2]: A loses acceleration; confusing to all drivers.
- [3]: B loses acceleration; confusing to all drivers.
- [4]: illogical since A should be prior.
- [5]: illogical because B is already stopping. Confuses B, since they just came from the Earth afterall.
- [6]: B is wasting A's time. B is not even going.
- [7]: A could have been better going (waste of time).
- [8]: Confusing: conflicting with drivers' predictions.
- [9]: Waste of time.

# State Diagram

After illogical transitions and states were removed, and timing specifications are taken into consideration, the solution obtained is below; with binary encoded states.

A: Main road

Counter is a variable, neither an input nor an output.

B: Side road

Unit of counter is seconds.

C: Congestion (Input)

State Table for The Underground Road Controller as a Time Embedded Moore FSM:



# State Table For The Underground Road Controller As A Time Embedded Moore FSM

|   | nt State<br>Encoding) | Transition Condition                                                                            | Transition Action         | Next State |        | Output<br>( Encoding: Being 1 lights up an individual sign.) |    |      |    |    |      |
|---|-----------------------|-------------------------------------------------------------------------------------------------|---------------------------|------------|--------|--------------------------------------------------------------|----|------|----|----|------|
|   |                       |                                                                                                 |                           |            |        | GO                                                           |    | STOP | GO |    | STOP |
| F | G                     |                                                                                                 |                           | F(t+1)     | G(t+1) | ХА                                                           | YA | ZA   | ХВ | ΥB | ZB   |
| 0 | 0                     | ( counter ≥ 40 OR counter = 20 )  AND ( no congestion detected )                                | Assign counter<br>to zero | 0          | 1      | 1                                                            | 0  | 0    | 0  | 0  | 1    |
| 0 | 1                     | Counter = 3                                                                                     | Assign counter<br>to zero | 1          | 0      | 1                                                            | 1  | 0    | 0  | 1  | 1    |
| 1 | 0                     | ( counter ≥ 2 AND congestion detected ) OR ( counter = 10 AND no congestion detected )          | Assign counter<br>to zero | 1          | 1      | 0                                                            | 0  | 1    | 1  | 0  | 0    |
| 1 | 1                     | Counter = 3                                                                                     | Assign counter<br>to zero | 0          | 0      | 0                                                            | 1  | 1    | 1  | 1  | 0    |
| 0 | 0                     | (Congestion detected) OR no congestion detected while counter is in the interval [0,20)U[21,40) | Increment<br>counter by 1 | 0          | 0      | 1                                                            | 0  | 0    | 0  | 0  | 1    |
| 0 | 1                     | 0 ≤ counter < 3                                                                                 | Increment<br>counter by 1 | 0          | 1      | 1                                                            | 1  | 0    | 0  | 1  | 1    |
| 1 | 0                     | 0 ≤ counter < 2<br>OR<br>( 2 ≤ counter < 10 AND<br>no congestion detected)                      | Increment<br>counter by 1 | 1          | 0      | 0                                                            | 0  | 1    | 1  | 0  | 0    |
| 1 | 1                     | 0 ≤ counter < 3                                                                                 | Increment<br>counter by 1 | 1          | 1      | 0                                                            | 1  | 1    | 1  | 1  | 0    |

# Verilog Code With Behavioral Design Approach

```
1.
            `timescale 1ms / 1ms
2.
                       // scale is 1 milisecond because "1s/1s" (second) owerflows somehow and turns itself to picosecond.
3.
            module controller(C, clock, XA, YA, ZA, XB, YB, ZB);
4.
            input C, clock;
5.
            output XA, YA, ZA, XB, YB, ZB;
6.
7.
8.
            reg[1:0] state;
9.
            reg [8:0] counter;
10.
            parameter s0=2'b00, s1=2'b01, s2=2'b10, s3=2'b11;
11.
12.
            initial begin
              state=s0:
13.
14.
              counter=0;
              end
15.
16.
            /* "case" statement in always@(posedge clock) block with non-blocking assignments are used because counter should be updated
17.
            only once a second, rather than a combinational always@(*) block with blocking assignments. */
18.
19.
20.
            always@ (posedge clock)
21.
              begin
22.
                case(state)
                  s0: if((counter >= 40 || counter == 20)&& C==0)
23.
24.
                      begin state<=s1;
25.
                      counter<=1; end
                                                // not "0" because state changes already takes one second (1 count) in this non-blocking syntax
26.
                    else begin state<=s0;
27.
                      counter<=counter+1; end
28.
                  s1: if(counter==3)
29.
                      begin state<=s2;
30.
                      counter<=1; end
31.
                    else begin state<=s1;
32.
                      counter<=counter+1; end
33.
                  s2: if((counter>=2 && C==1)||(counter==10 &&C==0))
                      begin state<=s3;
34.
35.
                      counter<=1; end
                    else begin state<=s2;
36.
37.
                      counter<=counter+1; end
38.
                  s3: if(counter==3)
39.
                      begin state<=s0;
40.
                      counter<=1; end
41.
                    else begin state<=s3;
42.
                      counter<=counter+1; end
43.
44.
                 endcase
45.
46.
47.
            assign XA=~state[1];
48.
            assign YA= state[0];
49.
            assign ZA= state[1];
50.
            assign XB= state[1];
            assign YB= state[0];
51.
52.
            assign ZB=~state[1];
53.
54.
            endmodule
```

# Testbench for The Underground Road Controller

```
`timescale 1ms / 1ms
1.
         // scale is 1 milisecond because "1s / 1ms" owerflows somehow and turns itself to picosecond.
2.
         /* Precision here is 1ms; however, waveform shows the digits
3.
4.
                                                 with picosecond precision. Vivado has a contradiction. */
5.
6.
         module controller_tb();
7.
         reg C, clock;
8.
         wire XA, YA, ZA, XB, YB, ZB;
9.
         controller uut(C, clock, XA, YA, ZA, XB, YB, ZB);
10.
11.
12.
         initial begin
13.
             clock=0;
14.
             forever begin
               #500 clock=~clock; //period is 1 second, counter counts seconds
15.
16.
             end
17.
           end
18.
19.
20.
        initial begin
21.
              C=0;
22.
              #36500; /* No Congestion; 0.5 seconds from start to first rising clockedge,
              20 seconds in s0, 3 seconds in s1, 10 seconds in s2, 3 seconds in s3 */
23.
24.
25.
              C=1;
26.
              #35000; // Congestion; 35 seconds in s0
27.
28.
              C=0;
29.
              #12000; // No congestion; 5 seconds in s0 (rest of the 40), 3 seconds in s1, 4 seconds in s2
30.
31.
              C=1;
              #63000; // Prolonged Congestion; 3 seconds in s3, 60 seconds in s0
32.
33.
34.
              C=0;
              #4000; // No congestion: 3 seconds in s1, 1 second in s2, ... All transitions are tested.
35.
36.
              $finish;
              end
37.
         endmodule
38.
```

# Simulation



# Simulation





## **Discussion**

Simulation results are as expected. This Controller is what Martian Civilization needed for a safe and sound traffic flow.