## Assignment 02 – ALU

EDB HDL

ANM, v01

The material in this assignment is taken from <a href="https://www.nand2tetris.org/">https://www.nand2tetris.org/</a> under <a href="https://www.nand2tetris.org/">Creative Common</a> Attribution-NonCommercial-ShareAlike 3.0 Unported License.

## Introduction

The ALU is the arithmetic logic unit of the CPU. The IO is depicted in Figure 1:

- Two 16bit inputs x and y
- Six control bits: zx, nx, zy, ny, f, no
- 16bit output out
- Two output flags zr and ng



Figure 1: ALU description. Source: <a href="https://www.nand2tetris.org/">https://www.nand2tetris.org/</a>

The functions that shall be implemented in the ALU are listed in Figure 2.

| control bits |    |    |    |   |    |     |  |  |  |  |
|--------------|----|----|----|---|----|-----|--|--|--|--|
|              |    |    |    |   |    |     |  |  |  |  |
| zx           | nx | zy | ny | f | no | out |  |  |  |  |
| 1            | 0  | 1  | 0  | 1 | 0  | 0   |  |  |  |  |
| 1            | 1  | 1  | 1  | 1 | 1  | 1   |  |  |  |  |
| 1            | 1  | 1  | 0  | 1 | 0  | -1  |  |  |  |  |
| 0            | 0  | 1  | 1  | 0 | 0  | Х   |  |  |  |  |
| 1            | 1  | 0  | 0  | 0 | 0  | У   |  |  |  |  |
| 0            | 0  | 1  | 1  | 0 | 1  | !x  |  |  |  |  |
| 1            | 1  | 0  | 0  | 0 | 1  | !y  |  |  |  |  |
| 0            | 0  | 1  | 1  | 1 | 1  | -x  |  |  |  |  |
| 1            | 1  | 0  | 0  | 1 | 1  | -у  |  |  |  |  |
| 0            | 1  | 1  | 1  | 1 | 1  | x+1 |  |  |  |  |
| 1            | 1  | 0  | 1  | 1 | 1  | y+1 |  |  |  |  |
| 0            | 0  | 1  | 1  | 1 | 0  | x-1 |  |  |  |  |
| 1            | 1  | 0  | 0  | 1 | 0  | y-1 |  |  |  |  |
| 0            | 0  | 0  | 0  | 1 | 0  | х+у |  |  |  |  |
| 0            | 1  | 0  | 0  | 1 | 1  | x-y |  |  |  |  |
| 0            | 0  | 0  | 1  | 1 | 1  | y-x |  |  |  |  |
| 0            | 0  | 0  | 0  | 0 | 0  | x&y |  |  |  |  |
| 0            | 1  | 0  | 1  | 0 | 1  | x y |  |  |  |  |

Figure 2: Arithmetic and logic operations to be implemented in the ALU. Source: <a href="https://www.nand2tetris.org/">https://www.nand2tetris.org/</a>

## Task 01 – Implementation of the ALU

To keep the design simple and easy to understand the processing of the inputs  $\mathbf{x}$  and  $\mathbf{y}$  the ALU shall be structured in the following way:

- Pre-setting of x and y as determined by zx, nx, zy, ny
- Operation as set by **f**
- Post-setting of the output as selected by no
- Assign the output to **out**.
- Set the output flags zr and ng
  - o If (out==0) then zr = 1'b1 else zr = 1'b0
  - o If (out < 0) then ng = 1'b1 else ng = 1'b0

| pre-setting<br>the x input |                       | pre-setting<br>the y input |                       | selecting between computing + or &            | post-setting<br>the output | Resulting<br>ALU output |
|----------------------------|-----------------------|----------------------------|-----------------------|-----------------------------------------------|----------------------------|-------------------------|
| zx                         | nx                    | zy                         | ny                    | f                                             | no                         | out                     |
| if zx<br>then<br>x=0       | if nx<br>then<br>x=!x | if zy<br>then<br>y=0       | if ny<br>then<br>y=!y | <pre>if f then out=x+y else out=x&amp;y</pre> | if no<br>then<br>out=!out  | out(x,y)=               |

Figure 3: Operations as set by the control bits. Source: <a href="https://www.nand2tetris.org/">https://www.nand2tetris.org/</a>

- Create the folder structure
  - o ./alu/sim
  - o ./alu/src
- [1cp] Create a SystemVerilog module "alu.sv" in the ./alu/src folder that implements the specified ALU.



Note: It would be preferred to group the cmd bits into a bus c[5:0].

The signals are kept seperated to match the notation used in the book.

Figure 4: Block diagram of the ALU.

- Requirements
  - o See description of the ALU operations above.
- [2cp] Create a SystemVerilog test bench "tb\_alu.sv" in the ./alu/sim folder
  - Perform the following arithmetic or logic operation in the TB. For the control bit settings please refer to Figure 2):
    - out = 1 + 2
    - out = 100-50
    - out = 50-100
    - out = 0
    - out = 0xaa & 0x55
    - out = 0xaa | 0x55
    - out = -1
    - out = !255
    - out = -255
  - The test bench shall allow to check the correctness of the implemented logic in the wave window of the simulator.
  - All results (i.e. the outputs out, zr and ng) are self-checked by the testbench. The number of errors is recorded. At the end of the test bench a Pass/Fail message is shown.
  - Explain the control bits for the operation "out = 0xaa | 0x55".
- [1cp] Create a TCL script file "sim\_tb\_alu.tcl" that controls the compile and simulation process. A wave window is opened and all relevant signals are displayed.
- [1cp] Create a short summary report "doc alu.pdf" that shows the simulation result.
  - Show that your design fulfils the specification (verification).
  - Discuss why you chose your implementation method (advantages, disadvantages).

## **Appendix**