

2

PCB must be 0.030" thick +/- 10%

Board Size: Electrical Test Coloring:

3

4

- a. Green Solder Mask Top
- b. Green Solder Mask Bottom c. White Silkscreen Top

- d. White Silkscreen Bottom
  Via annular ring clearance is 10mil minimum
- Vias are to be covered by soldermask (tented) Components with througholes are J1, J2,

P1-P3, MH1-MH4 All other holes are vias



1

D

1

| BADGER                                                                    | ENGNEER: R. Castle PCB DESIGNER: R. Castle | power_pcb.PcbDoc        |               |
|---------------------------------------------------------------------------|--------------------------------------------|-------------------------|---------------|
| Badgerloop<br>ERB Room 133<br>1400 Engineering Drive<br>Madison, WI 53706 | DATE: 2/4/2019                             | PART NO:<br>P4_LV_Power | REV:          |
|                                                                           | FILE NAME: power_pcb.PcbDoc                | DWG NO:                 | SCALE:<br>1:1 |

2 3





2

PCB must be 0.030" thick +/- 10%

Board Size: Electrical Test Coloring:

3

4

- a. Green Solder Mask Top
- b. Green Solder Mask Bottom c. White Silkscreen Top

- d. White Silkscreen Bottom
  Via annular ring clearance is 10mil minimum
- Vias are to be covered by soldermask (tented) Components with througholes are J1, J2,

P1-P3, MH1-MH4 All other holes are vias



1

1

| BADGER                                                                    | ENGNEER: R. Castle PCB DESIGNER: R. Castle | power_pcb.PcbDoc         |               |
|---------------------------------------------------------------------------|--------------------------------------------|--------------------------|---------------|
| Badgerloop<br>ERB Room 133<br>1400 Engineering Drive<br>Madison, WI 53706 | DATE: 2/4/2019                             | PART NO.:<br>P4_LV_Power | REV:          |
|                                                                           | FILE NAME: power_pcb.PcbDoc                | DWG NO:                  | SCALE:<br>1:1 |

2 3





