# **HAO CHEN**

**Q** 2501 Speedway, EER 4.852, Austin, TX, 78712

□ +1 (360) 712-5252 haoc@utexas.edu baloneymath.github.io linkedin.com/in/hao9chen

## RESEARCH INTERESTS

• VLSI CAD, Physical Design, Logic Synthesis, Formal Methods, Combinatorial Optimization.

#### EDUCATION

• The University of Texas at Austin

Austin, TX

Ph.D. student, Department of Electrical and Computer Engineering

Aug. 2019 - Present

• Advisor: Prof. David Z. Pan

• Coursework: VLSI I, Analog IC Design.

· National Taiwan University

Taipei, Taiwan

B.S.E., Department of Electrical Engineering

Sep. 2014 - Jan. 2019

• **Coursework**: Physical Design for Nanometer ICs<sup>†</sup>, Logic Synthesis and Verification<sup>†</sup>, Convex Optimization<sup>†</sup>, Machine Learning<sup>†</sup>, Operating System<sup>†</sup>, Algorithms (<sup>†</sup>graduate-level courses).

## WORK EXPERIENCE

· Synopsys Inc.

Taipei, Taiwan

R&D Intern, RDL Group, IC Compiler team

Jul. 2017 - Aug. 2017

- Invited to give a presentation on algorithms at 2017 Synopsys Shanghai InnoDay based on my outstanding internship performance.
- Proposed and implemented an algorithm on **Routing Pattern Optimization Improvement**; up to 93% of bend count reduction is achieved.
- Proposed and implemented an algorithm on Obstacle-Avoiding X-architecture Steiner Tree Construction.

### RESEARCH EXPERIENCE

## • UT Design Automation Laboratory (UTDA)

Austin, TX

Graduate Research Assistant (Advisor: Prof. David Z. Pan)

Aug. 2019 - Present

- Researched on the DARPA Machine Generated Analog IC Layout System (MAGICAL) project, mainly responsible for the routing engine.
- Applied Logic and Computation Laboratory

Taipei, Taiwan

Undergraduate Research Assistant (Advisor: Prof. Jie-Hong R. Jiang)

Sep. 2017 - Jan. 2019

- Researched Threshold Logic Synthesis and Optimization for modern circuit design.
- Proposed a brand-new data structure for efficient threshold logic function representation.
- Designed a threshold logic network optimization algorithm that minimized the interconnections in the network; up to 10% interconnection and 14% weight/threshold value reduction achieved over highly optimized threshold logic networks.

#### • Electronic Design Automation Laboratory

Taipei, Taiwan

Undergraduate Research Assistant (Advisor: Prof. Yao-Wen Chang)

Feb. 2017 - Jan. 2019

- Focused on placement and routing optimization problems and techniques for advanced VLSI Design.
- Proposed an algorithm on **Obstacle-Aware On-Track Bus Routing** based on directed acyclic graph; outperformed the winning teams in the 2018 ICCAD Contest, where the top-3 routers result in 145%, 158%, 420% higher costs than ours.
- Designed an algorithm on **Initial Detailed Routing**; in particular 23% reduction of routing cost was obtained compared with the first place router in the 2018 ISPD Contest.

## **PUBLICATIONS**

#### **Conference Papers**

- [C3] **Hao Chen**, Shao-Chun Hung, and Jie-Hong R. Jiang, "Disjoint-Support Decomposition and Extraction for Interconnect-Driven Threshold Logic Synthesis," in *Proc. of ACM/IEEE Design Automation Conference (DAC)*, Las Vegas, NV, Jun. 2-6, 2019.
- [C2] Chen-Hao Hsu, Shao-Chun Hung, **Hao Chen**, Fan-Keng Sun, and Yao-Wen Chang, "A DAG-Based Algorithm for Obstacle-Aware Topology-Matching On-Track Bus Routing," in *Proc. of ACM/IEEE Design Automation Conference (DAC)*, Las Vegas, NV, Jun. 2-6, 2019.
- [C1] Fan-Keng Sun, **Hao Chen**, Ching-Yu Chen, Chen-Hao Hsu, and Yao-Wen Chang, "A Multithreaded Initial Detailed Routing Algorithm Considering Global Routing Guides," in *Proc. of IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, San Diego, CA, Nov. 5-8, 2018.

## Honors & Awards

- 2019 **Cockrell School of Engineering Fellowship**, The University of Texas at Austin.
- 2018 Outstanding Performance Scholarship, National Taiwan University.
- 2018 3<sup>rd</sup> Place, IEEE/ACM ICCAD CAD Contest Problem A.
- 2018 **Top 10**, IEEE/ACM ICCAD CAD Contest Problem B.
- 2018 3<sup>rd</sup> Place, ACM ISPD Initial Detailed Routing Contest.

## **SKILLS**

- **Programming**: C/C++, Python, Java, Verilog, LaTeX, Linux System.
- EDA: Cadence Virtuoso, Cadence Innovus, Cadence ADE, Synopsys Hspice, Synopsys PrimeTime.
- Languages: Mandarin (native), Taiwanese (native), English (fluent).

• Generated floorplan results with fixed-outline constraint.

• Provided circuit visualization through GNU plot.

## SELECTED PROJECTS

| • MAGICAL: The DARPA IDEA Machine Generated Analog IC Layout System program.  • Programmed an efficient routing system for analog circuit layout using industrial PDKs (LVS clean).                                                                                              | Sep. 2018 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| • ThreABC [C3]: A system for threshold logic synthesis and optimization integrated on Berkeley ABC.  • Supplied transformation between threshold logic network and AIG network.                                                                                                  | Sep. 2018 |
| <ul> <li>Provided a fast threshold logic optimizing operation to reduce the interconnects of threshold networks.</li> </ul>                                                                                                                                                      |           |
| <ul> <li>LuLuBus [C2]: A multithreaded topology-matching on-track bus router considering DRC constraints.</li> <li>Performed bus routing with topology constraints on complex track configuration.</li> <li>Produced routing results with few design rule violations.</li> </ul> | Sep. 2018 |
|                                                                                                                                                                                                                                                                                  | M 0010    |
| <ul> <li>LuLuRoute [C1]: A multithreaded detailed router considering several industrial DRC constraints.</li> <li>Outperformed the top-3 routers in 2018 ISPD Contest.</li> </ul>                                                                                                | Mar. 2018 |
| <ul> <li>Supported the standard LEF/DEF file format used in industry.</li> </ul>                                                                                                                                                                                                 |           |
| <ul> <li>Enabled multithread routing for runtime improvement.</li> </ul>                                                                                                                                                                                                         |           |
| • <b>X-Steiner</b> : A fast multi-layer X-architecture Steiner tree router with obstacle awareness.  • Supported multi-layer Steiner tree construction avoiding octagonal obstacles.                                                                                             | Jun. 2017 |
| <ul> <li>Constructed Steiner trees with 45° and 135° routing segments for further wirelength minimization.</li> </ul>                                                                                                                                                            |           |
| <ul> <li>Abacus Legalizer: A fast standard cell placement legalizer handling several design constraints.</li> <li>Generated high-quality legalization results efficiently using the Abacus dynamic programming algorithm.</li> </ul>                                             | May. 2017 |
| • <b>B* Floorpanner</b> : A circuit floorplanner based on B*-Tree and fast-SA algorithm.                                                                                                                                                                                         | Apr. 2017 |