# COL215: Digital Logic and System Design Software Assignment - 1: Circuit Delays

Yash Bansal (2022CS51133) Soumyaprabha Dey (2022CS11107)

# 1 Algorithm

# In this algorithm, we use memorization

# Part A: Parsing and Storing of the Circuit:-

### Parsing and Storing of the Circuit Specifications

- From the file "gate\_delays.txt, parse the input and create the dictionary gate\_delays using the gate names as keys and corresponding delays as values.
- Create three lists: primary\_inputs, primary\_outputs, and internal\_signals, and four dictionaries: out\_circuit\_graph, out\_generator\_gate, out\_delay\_evaluated, and out\_delay.
- Read and parse the circuit specifications from the circuit.txt file.
- Store inputs, outputs, and signals in lists: primary\_inputs, primary\_outputs, and internal\_signals.
- Store circuit specifications in out\_circuit\_graph and out\_generator\_gate dictionaries:
  - out\_circuit\_graph stores signals as keys and a tuple of corresponding generating signals as values.
  - out\_generator\_gate stores signals as keys and corresponding generating gate as values.
  - For example, if signal C is generated from signals A and B by a NAND2 gate, then (C, (A, B)) is a key-value pair of out\_circuit\_graph.
  - (C, NAND2) is a key-value pair of out\_generator\_gate.
  - Initially, out\_delay\_evaluated is true for inputs and false otherwise.
  - Initially, out\_delay is 0 for inputs and None otherwise.

#### Function to Find Output Delays

The function find\_out\_delay() is called on every output, and the results are stored in a list res. When find\_out\_delay(x) is called:

- If the value of out\_delay[x] is already evaluated, return it (in constant time).
- $\bullet$  If not, find the maximum delay of child nodes (y) and add it to the delay of the gate that generates signal x.
- Store the value in out\_delay[x] and mark that out\_delay[x] has been evaluated.
- Return out\_delay[x].

# Part B: Parsing and Storing of the Circuit:-

## Parsing and Storing of the Circuit Specifications

To find input delays, modify the directed out\_circuit\_graph to in\_circuit\_graph:

- If signal A was a parent of signal B in out\_circuit\_graph, then signal B will be a parent of signal A in in\_circuit\_graph.
- For example, if signal A was generated from signals B and C by a NAND2 gate, then B and C are parents of A.
- Information about the NAND2 gate is stored in in\_generator\_gate with keys B and C as values.
- in\_circuit\_graph and in\_generator\_gate only have inputs and signals as keys.
- in\_delay\_evaluated contains information on whether an input, signal, or output delay has been
  evaluated.
- in\_delay stores the delay of inputs, signals, and outputs.
- Read input from required\_delays.txt and store delays of outputs in in\_delay.
- Initially, in\_delay\_evaluated is true for outputs and false otherwise.
- Initially, in\_delay is present for outputs and None otherwise.

## Function to Find Input Delays

The function find\_in\_delay() is called on every input, and the results are stored in a list res. When find\_in\_delay(x) is called:

- If in\_delay[x] has been evaluated before, return it in constant time.
- Compute the delay possible in signal X as the minimum  $\{ delay(y) delay \text{ of gate which generates } y \text{ from } x y \text{ is a child node of } x \}.$
- This value is stored in in\_delay[x], and in\_delay\_evaluated[x] is set to true.
- Return in\_delay[x].

 $Out\_circuit\_graph$  and  $in\_circuit\_graph$  are directed graphs stored as dictionary data structures.

# 2 Correctness

## Part A:-

### Lemma

If there are n nodes in a directed graph without any cycles, then there exists a node with degree 0.

#### Proof

We use a proof by contradiction. Suppose all nodes have degree greater than 0. Take a node  $N_1$ . As it has a degree greater than 0, it is connected to another node  $N_2$  with a degree greater than 0.  $N_2$  will be connected to another node  $N_3$ , which is not  $N_1$  (as the graph has no cycles). This will continue indefinitely. The number of such connections can't be more than  ${}^nC_2$  for a graph with n nodes, leading to a contradiction. Hence, there must be a node with degree 0.

In the context of our algorithm, out\_circuit\_graph is a directed graph. The outputs correspond to those nodes which have a degree of 0.

Now, we prove the correctness of the algorithm using induction.

### **Induction Hypothesis**

Let P(n) be the proposition that find\_out\_delay(x) computes the delays of all nodes of out\_circuit\_graph with  $n \ge 2$  nodes, with at least one input and one output, correctly.

#### Induction Base: n=2

In this case, there is exactly one input and one output, and no internal signals.

- So, find\_out\_delay(x), by definition, finds the output delay of inputs correctly. The delay of the output is the delay of the input plus the delay of the gate.
- Calling find\_out\_delay on the output evaluates it correctly.

## Induction Step: $P(n) \Rightarrow P(n+1)$

Suppose P(n) holds for some n > 2.

Assume P(n) holds for some  $n \geq 2$ . Consider a out\_circuit\_graph with (n+1) nodes with at least one input and output. By definition, find\_out\_delay() computes the delays of all inputs(=0) correctly. Separate one output, X from the garph. The delays of the remaining n nodes don't depend on the output X, by lemma, it has one output, and obviously it also has a input, and are evaluated correctly by find\_out\_delay(), according to the induction hypothesis.

Now rejoin the seperated node X. Its delay is the maximum of the child node delays plus delay of the generating gate, as computed by find\_out\_delay(X).

Hnece, proved.

# Part B:-

The in\_circuit\_graph is the just reverse of the directed out\_circuit\_graph, and find\_out\_delay() is replaced by find\_in\_delay(), ensuring that find\_in\_delay() computes in delay of all signals correctly.

# 3 Time Complexity

### Part A:-

The complexity of our algorithm is O( number of edges of the graph ).

#### Proof

Consider, in general, any node X in out\_circuit\_graph. If out\_delay[X] s already evaluated, then we just return it. If not, iterate over all the adjacent vertices  $\{Y_1 \ , \ Y_2 \ ... \ Y_n\}$  of X. We need to do degree(X) such iterations, which will cost degree(X). Then, we do the same for  $\{Y_1 \ , \ Y_2 \ ... \ Y_n\}$ . Let  $\{O_1 \ , \ O_2 \ ... \ O_k\}$  be the set of outputs. If we call find\_out\_delay() on elements of this set, all the edges of the out\_circuit\_graph will be traversed and since, we are using memorization, out algorithm traverses every edge exactly once. Hence, total cost is number of edges.

Hence, the complexity of our algorithm is O(Number of edges in the graph).

# Part B:-

The in\_circuit\_graph is the just reverse of the directed out\_circuit\_graph. Similarly, the complexity of this algorithm is also O(number of edges in the garph).

# 4 Testcases

- **Testcase 1:-** This testcase was given in the question as an example.
- **Testcase 2:-** This testcase is to take into account the case when same inputs are given to multiple gates.

- **Testcase 3:-** This testcase takes into account the case when two same gates are placed consecutively.
- Testcase 4:- This testcase is to check the working of more than two inputs.
- Testcase 5:- This testcase checks when a gate takes two same inputs.
- Testcase 6:- This testcase checks the case when some of the gates have zero delays.
- Testcase 7:- This testcase checks the case when all of the gates have zero delays.
- Testcase 8:- This testcase checks the case when only one input is given.
- ullet Testcase 9:- This testcase checks the case when only one output is recieved.
- **Testcase 10:-** This is a complex test case with very complex circuit taking into account multiple situations previously described.