# ASSIGNMENT – 03 DIGITAL CIRCUIT DESIGN AND IMPLEMENTION EC4010 - DIGITAL DESIGN

GROUP NAME : A2

**REGISTRATION NO.** : 2019/E/011

2019/E/021

2019/E/023

DATE ASSIGNED : 30 JUNE 2022

# **CONTRIBUTION CHART:**

| GROUP MEMBERS' NAME & E-NUM            | CONTRIBUTION                                    |
|----------------------------------------|-------------------------------------------------|
| ASHFA A.G.F.<br>(2019/E/011)           | Divider Module                                  |
| BANDARANAYAKE H.A.C.S.<br>(2019/E/021) | Multiplier Module                               |
| CHANDRASIRI H.V.B.L.<br>(2019/E/023)   | All base Modules and<br>Adder/Subtractor Module |

# **BLOCK DIAGRAMS OF ALL MODULES:**

### 1. Golden Top Module:



### 2. Calculator Module:



### 3. Number Input Module:



### 4. D Latch Module:

# d\_latch:D0 q\$latch DATAIN LATCH\_ENABLE OUTO ACLR LATCH

5. Binary to BCD Converter Module:



### 6. ADD-3 Module:



### 7. Decoder Module:



# 8. Operation Module:



9. Adder/Subtractor Module:



### 10. Full Adder module:



### 11. Half Adder Module:



### 12. Multiplier Module:



# 13. Divider Module:



### 14. Unit Cell Module:



### 15. Full Subtractor Module:



# 16. Multiplexer Module:



# 7- SEGMENT DISPLAY DECODER K-MAPS AND EQUATION

| BA<br>DC | 00 | 01 | 11 | 10 |
|----------|----|----|----|----|
| 00       | 0  | 1  | 0  | 0  |
| 01       | 1  | 0  | 0  | 0  |
| 11       | 0  | 0  | 0  | 0  |

| 10 | 0 | 0 | 0 | 0 |
|----|---|---|---|---|
|    |   |   |   |   |

 $F_a = B'AD'C'+B'A'D'C$ 

| ВА   | 00 | 01 | 11 | 10 |
|------|----|----|----|----|
| DC \ |    |    |    |    |
| 00   | 0  | 0  | 0  | 0  |
| 01   | 0  | 1  | 0  | 1  |
| 11   | 1  | 1  | 1  | 1  |
| 10   | 0  | 0  | 1  | 1  |

 $F_b = DC+BD+BA'C+B'AC$ 

| BA | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| DC |    |    |    |    |
| 00 | 0  | 0  | 0  | 1  |
| 01 | 0  | 0  | 0  | 0  |
| 11 | 1  | 1  | 1  | 1  |
| 10 | 0  | 0  | 1  | 1  |

F<sub>c</sub>= DC+BD+BA'C'

| BA | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| DC |    |    |    |    |
| 00 | 0  | 1  | 0  | 0  |
| 01 | 1  | 0  | 1  | 0  |
| 11 | 0  | 0  | 0  | 0  |
| 10 | 0  | 0  | 0  | 0  |

 $F_d = B'AD'C'+B'A'D'C+BAD'C$ 

| BA | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| DC |    |    |    |    |
| 00 | 0  | 1  | 1  | 0  |
|    |    |    |    |    |

| 01 | 1 | 1 | 1 | 0 |
|----|---|---|---|---|
| 11 | 0 | 0 | 0 | 0 |
| 10 | 0 | 1 | 0 | 0 |

F<sub>e</sub>= AD'+B'AC'+B'D'C

| ВА | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| DC |    |    |    |    |
| 00 | 0  | 1  | 1  | 1  |
| 01 | 0  | 0  | 0  | 0  |
| 11 | 0  | 0  | 0  | 0  |
| 10 | 0  | 0  | 0  | 0  |

F<sub>f</sub>= AD'C'+BD'C'

| BA | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| DC |    |    |    |    |
| 00 | 1  | 1  | 0  | 0  |
| 01 | 0  | 0  | 1  | 0  |
| 11 | 0  | 0  | 0  | 0  |
| 10 | 0  | 0  | 0  | 0  |

 $F_g = B'D'C' + BAD'C$ 

# **D-LATCH STATE DIAGRAM, STATE TABLE AND STATE EQUATION**

State Truth Table:

| Q | Q <sub>next</sub> | D |
|---|-------------------|---|
| 0 | 0                 | 0 |
| 0 | 1                 | 1 |
| 1 | 0                 | 0 |
| 1 | 1                 | 1 |

State Table:

| D | 0 | 1 |
|---|---|---|
| Q |   |   |
| 0 | 0 | 1 |
|   | _ |   |
| 1 | 0 | 1 |
|   |   |   |

State Equation:

$$Q(t+1) = Q_{next} = D$$

State Diagram:

