

# **USB3320**

# Hardware Design Checklist

#### 1.0 INTRODUCTION

This document provides a hardware design checklist for the Microchip USB3320. These checklist items should be followed when utilizing the USB3320 in a new design. A summary of these items is provided in Section 9.0, "Hardware Checklist Summary," on page 9. Detailed information on these subjects can be found in the corresponding section:

- · General Considerations on page 1
- · Power on page 1
- · USB on page 4
- · Clock Circuit on page 6
- · ULPI Interface on page 8
- · Startup on page 8
- · Miscellaneous on page 8

#### 2.0 GENERAL CONSIDERATIONS

#### 2.1 Required References

The USB3320 implementor should have the following documents on hand:

- · USB3320 Data Sheet
- · EVB-USB3320 Evaluation Board Schematic
- AN19.17 ULPI Design Guide
- · AN18.15 PCB Design Guidelines for QFN and DQFN Packages
- · AN26.21 USB Device Design Checklist
- · USB 2.0 Specification
- ULPI Specification

#### 2.2 Pin Check

Check the pinout of the part against the data sheet. Ensure that all pins match the data sheet and are configured as inputs, outputs, or bidirectional for error checking.

#### 2.3 Ground

- The ground flag, GND, must be connected to the solid ground plane on the board.
- The ground flag is the only circuit ground for power. Other signals that are connected to ground should not be relied upon to provide ground.
- GND is also the main path for removing heat from the USB3320. It is therefore important that there are enough vias under the USB3320 connecting it to the ground and that those vias are evenly distributed.
- It is also important that the vias be plugged or vented in such a way as to prevent voids from forming in the solder connection. For details on this topic, see the *AN18.15* and *AN26.21* application notes.

#### 3.0 POWER

- · USB3320 requires power at:
- 3.3V for USB analog circuits on VDD33 pins
- 1.8V for internal digital circuits on VDD18 pins
- 1.8V to 3.3V for internal ULPI IO circuits on VDDIO pin

# **USB3320**

- USB3320 contains internal voltage regulators at 3.3V. The 3.3V regulator is enabled automatically when VBAT is supplied. Otherwise, 3.3V must be supplied externally, and the 3.3V regulator is automatically disabled.
- VDD18 (pin 28 and pin 30) must have a 0.1 µF filter capacitor attached and connected to ground. One capacitor for both pins is sufficient.
- VDDIO (pin 32) must have a 0.1 μF decoupling capacitor attached and connected to ground.
- VDD33 (pin 20) must have a 2.2 μF filter capacitor attached if the 3.3V regulator is enabled, having less than 1Ω ESR, connected to ground. If the 3.3V regulator is disabled, it should have a 0.1 μF decoupling capacitor attached and connected to ground.
- VDD18 and VDA33 may not be used to supply power to other devices.
- VBAT may be supplied from VBUS. In this case, an overvoltage protection should be added to the VBAT input for
  protection from surges on VBUS. In addition, R<sub>VBUS</sub> must be added to the VBUS input.

The power and ground connections are shown in Figure 3-1, Figure 3-2, and Figure 3-3.

FIGURE 3-1: POWER AND GROUND CONNECTIONS, INTERNAL REGULATION



FIGURE 3-2: POWER AND GROUND CONNECTIONS, EXTERNAL REGULATION



#### FIGURE 3-3: POWER AND GROUND CONNECTIONS, VBUS-SUPPLIED



#### 4.0 USB

USB operation is defined by the USB 2.0 Specification. This specification may be obtained from USB Implementers Forum (USB-IF) at www.usb.org. USB3320 implementors should have a copy of the USB 2.0 Specification and should be familiar with its contents.

USB3320 can be used for the PHY level of a USB peripheral (device) or a USB host, or a USB On-The-Go (OTG) device (capable as either host or peripheral). The required behaviors of each is defined in the USB 2.0 Specification.

#### 4.1 USB Signals

- DP (pin 7): This is the positive signal of the USB signal pair.
- DM (pin 8): This is the negative signal of the USB signal pair.
  - **DP** and **DM** signals should have controlled impedance. Control the single-ended characteristic impedance (Z0) of USB signals between  $40\Omega$  and  $55\Omega$ . Control the differential impedance (Zdiff) of the DP/DM signals to  $90\Omega$ ,  $+5/-10\Omega$ .
- VBUS (pin 4): This is the VBUS signal. The USB3320 uses this pin for VBUS comparator inputs and for VBUS pulsing during session request protocol.
  - $R_{VBUS}$  may be installed in this configuration to assist in protecting the VBUS pin. 820 $\Omega$  will protect against VBUS transients up to 8.5V; 10 k $\Omega$  will protect against transients up to 10V.
  - $C_{VBUS}$  is a transient-suppressing capacitor that is required for USB 2.0 compliance. For a USB 2.0 host,  $C_{VBUS}$  should be 120  $\mu$ F. For a USB 2.0 device,  $C_{VBUS}$  is 1  $\mu$ F.  $C_{VBUS}$  should be located near the USB receptacle and nearer to the receptacle than  $R_{VBUS}$ .
- ID (pin 5): This is the ID input, used for USB On-The-Go (OTG) applications. In OTG applications, the ID pin is used to determine the type of USB cable that is connected.
  - When connected to a non-OTG device or an OTG B-Device, this pin floats and is pulled up by an internal resistor.
  - When connected to an OTG-A-Device, the ID pin is pulled to the ground by the device.

#### FIGURE 4-1: USB CONNECTIONS IN A PERIPHERAL APPLICATION





FIGURE 4-2: USB CONNECTIONS IN A HOST OR OTG APPLICATION

#### 4.2 VBUS Switch

USB 2.0 host or OTG applications must be able to provide 5V on VBUS to supply power to USB devices that are attached. The current requirement varies considerably. The USB 2.0 Specification should be consulted for a complete explanation of the VBUS power requirements:

- 100 mA is required for all devices at connection and for low-power bus-powered devices.
- · 500 mA is required for high-power bus-powered devices.
- As much as 5A total may be required for battery charging and other device circuits.

USB3320 supports these requirements by means of an external 5V switch. The VBUS switch connects a 5V supply to VBUS under ULPI register instruction and can detect the current that is supplied through VBUS.

The switch is controlled by the CPEN signal from the USB3320. The state of CPEN is determined by ULPI registers.

The switch should feature current detection. To be compliant with the USB 2.0 Specification, the current limit must be no more than 5A.

Factors to consider in selecting a VBUS switch include:

- The current rating of the switch, the current at which the switch asserts the FTL signal, and the amount of current the system is required to provide
- The capability of the switch to provide protection from reverse currents in the On and Off states

The USB3320 Data Sheet contains additional detail regarding the operation of an external VBUS switch by the USB3320.

#### 4.3 ESD and EMI

The use of external components (diodes, capacitors, and inductors) applied to USB signals is not generally recommended unless there is a specific need for such protection. Such components tend to make USB-IF compliance tests more difficult to pass, which can add time and cost to a project. At the same time, USB3320 is tolerant of protection devices that have been designed specifically for USB 2.0 signal application and are guaranteed compliant by their manufacturers.

#### 5.0 CLOCK CIRCUIT

#### 5.1 ULPI Clock Mode

The USB3320 is designed to operate in one of two available modes: ULPI Input Clock and ULPI Output Clock modes.

In the ULPI Input Clock mode, a 60 MHz ULPI clock is driven to the **REFCLK** pin. In the ULPI Output Clock mode, the USB3320 generates the ULPI clock to the **CLKOUT** pin. When using the ULPI Output Clock mode, the frequency of the reference clock is configured by REFSEL[2], REFSEL[1], and REFSEL[0]. The frequency of the ULPI clock is always 60 MHz

#### 5.2 Reference Frequency

The USB3320 can support a crystal oscillator for reference frequency. Alternatively, the USB3320 can receive an external reference frequency. Eight different reference frequencies are supported, and each is determined by the REFSEL value. In addition, the USB3320 has the ability to either receive or provide the ULPI clock. When the USB3320 is in the ULPI Input Clock mode, the ULPI clock is applied to REFCLK and the frequency is always 60 MHz.

For complete crystal specifications and tolerances, refer to the *USB3320 Data Sheet*. If a crystal is used, it should be rated for a drive level of at least 500  $\mu$ W.

In the ULPI Output Clock mode, the REFSEL values determine the expected reference frequency:

TABLE 5-1: REFERENCE FREQUENCIES SUPPORTED

| Configuration Pins |           |           | Deference Fraguency (MU=) |  |
|--------------------|-----------|-----------|---------------------------|--|
| REFSEL[2]          | REFSEL[1] | REFSEL[0] | Reference Frequency (MHz) |  |
| 0                  | 0         | 0         | 52                        |  |
| 0                  | 0         | 1         | 38.4                      |  |
| 0                  | 1         | 0         | 12                        |  |
| 0                  | 1         | 1         | 27                        |  |
| 1                  | 0         | 0         | 13                        |  |
| 1                  | 0         | 1         | 19.2                      |  |
| 1                  | 1         | 0         | 26                        |  |
| 1                  | 1         | 1         | 24                        |  |

When the USB3320 is configured to receive the ULPI clock, all REFSEL pins must be high (1).

In ULPI Clock Out mode and implementing a crystal oscillator:

- REFCLK (pin 15) is the clock circuit input for the USB3320. This pin requires a capacitor to ground. One side of the crystal connects to this pin.
- XO (pin 14) is the clock circuit output for the USB3320. This pin requires a capacitor to ground. One side of the
  crystal connects to this pin.
- Since every system design is unique, the capacitor values are system-dependent, based on the C<sub>L</sub> spec of the
  crystal and the stray capacitance value. The PCB design, crystal, and layout all contribute to the characteristics of
  this circuit.

Alternatively, in the ULPI Output Clock mode, a 3.3V clock oscillator may be used to provide the clock source for the USB3320. When using a single-ended clock source, XO (pin 27) should not be connected (NC).

FIGURE 5-1: CRYSTAL AND OSCILLATOR OPTIONS



#### FIGURE 5-2: ULPI INPUT CLOCK MODE AND ULPI OUTPUT CLOCK MODE



#### 6.0 ULPI INTERFACE

 The ULPI interface connects the PHY layer (USB3320) to the LINK layer. The LINK layer consists of an ASIC, FPGA, or other SOC combined with the LINK layer firmware. The ULPI interface is a single-ended, bidirectional bus that operates at 60 MHz.

TABLE 6-1: ULPI SIGNALS

| ULPI Signal | Description                |
|-------------|----------------------------|
| DATA[7:0]   | Bidirectional data signals |
| STP         | Input from the LINK layer  |
| DIR         | Output to the LINK layer   |
| NXT         | Output to the LINK layer   |

- The ULPI interface is intended to cover short distances between integrated circuits on the same PCB. It is not expected to operate through connectors or a cable.
- · ULPI DATA traces should be of similar length, although precisely equal lengths are not required.
- ULPI traces should not have stubs or components to V<sub>CC</sub> or ground (such as capacitors).
- ULPI operation is covered in the USB3320 Data Sheet and in the AN19.17 application note.

#### 7.0 STARTUP

#### 7.1 Reset Circuit

- The RESETB pin is an active-low transceiver reset. The use of the RESETB pin is optional. The state of this pin
  may be changed asynchronously to the clock signals. When asserted for a minimum of 1 ms and then deasserted,
  the ULPI registers are reset to their default state and all internal state machines are reset.
- The LINK must drive the RESETB pin to the desired state at all times (including system start-up) or connect the RESETB pin to VDDIO.

#### 8.0 MISCELLANEOUS

#### 8.1 RBIAS Resistor

The RBIAS pin on the USB3320 must connect to the ground through a 8.06 K $\Omega$  resistor with a tolerance of 1.0%. This is essential to the correct setup of critical bias currents.

#### 8.2 Connector Selection

The normal connector type selection is based on the role of the USB3320.

- · For a host, a Type-A receptacle is used.
- · For a device, a Type-B, Mini-B, or Micro-B receptacle is used.

For USB 2.0 Specification compliance, the designer should select a USB receptacle to which the USB Integrators Forum has assigned a Test Certification ID (TID). TID numbers that exist for connectors are listed on https://usb.org/products.

# USB332

# 9.0 HARDWARE CHECKLIST SUMMARY

### TABLE 9-1: HARDWARE DESIGN CHECKLIST

| Section                       | Check                                                                 | Explanation                                                                                                                  | ٧ | Notes |
|-------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---|-------|
| Section 2.0, "General Consid- | Section 2.1, "Required References"                                    | All necessary documents are on hand.                                                                                         |   |       |
| erations"                     | Section 2.2, "Pin Check"                                              | The pins match the data sheet.                                                                                               |   |       |
| Section 3.0, "Power"          | Section 3.0, "Power"                                                  | Each VDD33 pin is supplied between 3.0V and 3.6V.                                                                            |   |       |
|                               |                                                                       | For internal VDD33 regulation, 2.2 µF is present on VDD33.                                                                   |   |       |
|                               |                                                                       | For external VDD33 regulation, 0.1 µF is present on VDD33.                                                                   |   |       |
|                               |                                                                       | Capacitors of 0.1 µF are present on each of VDDIO and VDD18.                                                                 |   |       |
|                               |                                                                       | VDD18 or VDDA18 is not connected to other devices.                                                                           |   |       |
| Section 4.0, "USB"            | Section 4.0, "USB"                                                    | A copy of the USB 2.0 Specification has been downloaded from www.usb.org.                                                    |   |       |
|                               | Section 4.1, "USB Signals"                                            | $	extbf{DP}$ and $	extbf{DM}$ are routed with differential impedance of $90\Omega$ .                                         |   |       |
|                               |                                                                       | $\mbox{\bf DP}$ and $\mbox{\bf DM}$ are routed with single-ended impedance of $40\Omega$ - $55\Omega.$                       |   |       |
|                               |                                                                       | VBUS is connected to $C_{VBUS}$ of 120 $\mu F$ if host, otherwise 1 $\mu F$ . $C_{VBUS}$ is located near the USB receptacle. |   |       |
|                               |                                                                       | VBUS is connected to an optional $R_{VBUS}$ no greater than 10 k $\Omega$ .                                                  |   |       |
|                               |                                                                       | For host, the ID pin is connected to the receptacle.                                                                         |   |       |
|                               | Section 4.2, "VBUS Switch"                                            | For host, CPEN and EXTVBUS are connected to the VBUS switch as per Figure 4-2.                                               |   |       |
|                               |                                                                       | A VBUS switch has been selected according to system requirements.                                                            |   |       |
| Section 5.0, "Clock Circuit"  | Section 5.1, "ULPI Clock Mode" and Section 5.2, "Reference Frequency" | For the internal oscillator, the crystal is rated 500 μW or greater.                                                         |   |       |
|                               |                                                                       | For internal oscillator, crystal frequency is correct per REFSEL settings ±500 ppm.                                          |   |       |
|                               |                                                                       | For internal oscillator, loading capacitors match the crystal manufacturer specification.                                    |   |       |
|                               |                                                                       | For the internal oscillator, the crystal or capacitor traces are short.                                                      |   |       |
|                               |                                                                       | For external oscillator, crystal frequency is correct per REFSEL settings ±500 ppm.                                          |   |       |
|                               |                                                                       | For the external oscillator, the signal amplitude is 0V to 3.3V (nominal).                                                   |   |       |
|                               |                                                                       | For the external oscillator, XO is not connected.                                                                            |   |       |
|                               |                                                                       | For ULPI Input Clock mode only, connect CLKOUT to VDDIO and the ULPI clock to REFCLK.                                        |   |       |

TABLE 9-1: HARDWARE DESIGN CHECKLIST (CONTINUED)

| Section                       | Check                         | Explanation                                                                                  | ٧ | Notes |
|-------------------------------|-------------------------------|----------------------------------------------------------------------------------------------|---|-------|
| Section 6.0, "ULPI Interface" | Section 6.0, "ULPI Interface" | ULPI DATA signals are of similar length to the extent practical.                             |   |       |
|                               |                               | ULPI DATA signals have no stubbing (parallel) components connected.                          |   |       |
|                               |                               | No ULPI signal is connected to a header or external connection.                              |   |       |
|                               |                               | ULPI DATA signals do not traverse stubbing vias.                                             |   |       |
| Section 7.0, "Startup"        | Section 7.1, "Reset Circuit"  | If RESET is to be driven, the signal complies with the data sheet, Section 6.1.11.           |   |       |
|                               |                               | If RESET is not to be driven, the pin is connected to VDDIO.                                 |   |       |
| Section 8.0, "Miscellaneous"  | Section 8.0, "Miscellaneous"  | RBIAS resistor is 8.06 k $\Omega$ ±1.0%.                                                     |   |       |
|                               |                               | In layout, the ground flag is connected with at least nine vias in a square pattern.         |   |       |
|                               |                               | In layout, gas blocking or venting techniques have been implemented in the ground flag vias. |   |       |
|                               |                               | In layout, the guidance of <i>AN26.21</i> and <i>AN18.15</i> has been followed.              |   |       |
|                               |                               | The USB receptacle has a TID assigned by USB-IF.                                             |   |       |

## APPENDIX A: REVISION HISTORY

#### **TABLE A-1: REVISION HISTORY**

| Revision Level & Date     | Section/Figure/Entry                         | Correction                                                                                                          |
|---------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| DS00003003B<br>(11-20-19) | Section 3.0, "Power"                         | Corrected the voltage value of internal voltage regulators contained in USB3320.                                    |
|                           | Section 9.0, "Hardware<br>Checklist Summary" | Corrected a checklist item under Section 4.1, "USB Signals" to show the maximum $R_{VBUS}$ value of 10 k $\Omega$ . |
| DS00003003A<br>(03-26-19) | Initial release                              |                                                                                                                     |

#### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

#### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

#### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- · Field Application Engineer (FAE)
- · Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5302-4

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX

Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou

Tel: 86-186-6233-1526 China - Wuhan

Tel: 86-27-5980-5300 China - Xian

Tel: 86-29-8833-7252

**China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301 **Korea - Seoul** Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820