## **INTRODUCTION**

The KT3170 is a complete Dual Tone Multiple Frequency (DTMF) receiver that is fabricated by low power CMOS and the Switched-Capacitor Filter technology. This LSI consists of band split filters, which seperates counting section which verifies the frequency and duration of the received tones before passing the corresponding code to the output bus. It decodes all 16 DTMF tone pairs into a 4bits digital code. The externally required components are minimized by on chip provision of a differential input AMP, clock oscillator and latched three state interface. The on chip clock generator requires only a low cost TV cystal as

## **FEATURES**

- Detects all 16 standard tones.
- Low power consumption : 15mW (Typ)
- Single power supply : 5V

an external component.

- Uses inexpensive 3.58MHz crystal
- Three state outputs for microprocessor interface
- Good quality and performance for using in exchange system
- Power down mode/input inhibit



## **ORDERING INFORMATION**

| Device  | Package     | Operating       |  |  |
|---------|-------------|-----------------|--|--|
| KT3170N | 18-DIP-300A | - 25°C ~ + 75°C |  |  |

#### **APPLICATIONS**

- PABX
- Central Office
- Paging Systems
- Remote Control
- Credit Card Systems
- Key Phone System
- Answering Phone
- Home Automation System
- Mobile Radio
- Remote Data Entry

## **PIN CONFIGURATION**



Fig. 1



# **PIN DESCRIPTION**

| Pin No  | Symbol           | Description                                                                                                                                                                                                                                                                                                                                                           |
|---------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | IN +             | Non inverting input of the op amp.                                                                                                                                                                                                                                                                                                                                    |
| 2       | IN -             | Inverting input of the op amp.                                                                                                                                                                                                                                                                                                                                        |
| 3       | GS               | Gain Select. The output used for gain adjustment of analog input signal with a feedback resistor.                                                                                                                                                                                                                                                                     |
| 4       | V <sub>REF</sub> | Reference Voltage output ( $V_{DD}/2$ , Typ) can be used to bias the op amp input of $V_{DD}/2$ .                                                                                                                                                                                                                                                                     |
| 5       | I <sub>IN</sub>  | Input inhibit. High input states inhibits the detection of tones. This pin is pulled down internally.                                                                                                                                                                                                                                                                 |
| 6       | PDN              | Control input for the stand-by power down mode. Power down occurs when the signal on this input is in high states. This pin is pulled down internally.                                                                                                                                                                                                                |
| 7, 8    | OSC1<br>OSC2     | Clock input/output. A inexpensive 3.579545MHz crystal connected between these pins completes internal oscillator. Also, external clock can be used.                                                                                                                                                                                                                   |
| 9       | GND              | Ground pin.                                                                                                                                                                                                                                                                                                                                                           |
| 10      | OE               | Output Enable input. Outputs Q1-Q4 are CMOS push pull when OE is High and open circuited (High impedance) when disabled by pulling OE low. Internal pull up resistor built in.                                                                                                                                                                                        |
| 11 - 14 | Q1 - Q4          | Three state data output. When enabled by OE, these digital outputs provide the hexadecimal code corresponding to the last valid tone pair received.                                                                                                                                                                                                                   |
| 15      | DSO              | Delayed Steering Output. Indicates that valid frequencies have been present for the required guard time, thus constituting a valid signal.  Presents a logic high when a received tone pair has been registered and the output latch is updated. Returns to logic low when the voltage on SI/GTO falls below V <sub>TH</sub> .                                        |
| 16      | ESO              | Early Steering Outputs. Indicates detection of valid tone output a logic high immediately when the digital algorithm detects a recognizable tone pair. Any momentary loss of signal condition will cause ESO to return to low.                                                                                                                                        |
| 17      | SI/GTO           | Steering Input/Guard Time Output. A voltage greater the $V_{TS}$ detected at SI causes the device to register the detected tone pair and update the output latch. A voltage less than $V_{TS}$ frees the device to accept a new tone pair. The GTO output acts to reset the external steering time constant, and its state is a function of ESO and the voltage on SI |
| 18      | $V_{DD}$         | Power Supply (+5V, Typ)                                                                                                                                                                                                                                                                                                                                               |



## **ABSOLUTE MAXIMUM RATINGS**

| Characteristics             | Symbol             | Value                    | Unit |  |
|-----------------------------|--------------------|--------------------------|------|--|
| Power Supper Voltage        | $V_{DD}$           | 6                        | ٧    |  |
| Analog Input Voltage Range  | V <sub>I (A)</sub> | $-0.3 \sim V_{DD} + 0.3$ | V    |  |
| Digital Input Voltage Range | V <sub>I (D)</sub> | $-0.3 \sim V_{DD} + 0.3$ | V    |  |
| Output Voltage Range        | Vo                 | $-0.3 \sim V_{DD} + 0.3$ | V    |  |
| Current On Any Pin          | I <sub>I</sub>     | 10                       | mA   |  |
| Operating Temperature       | T <sub>OPR</sub>   | - 40 ~ + 85              | °C   |  |
| Storage Temperature         | T <sub>STG</sub>   | -60 ~ + 150              | °C   |  |

# **ELECTRICAL CHARACTERISTICS** ( $V_{DD} = 5V$ , Ta = 25°C, unless otherwise noted)

| Characteristic                          | Symbol                  | Test Conditions                   | Min  | Тур | Max  | Unit             |
|-----------------------------------------|-------------------------|-----------------------------------|------|-----|------|------------------|
| Operating Voltage                       | $V_{DD}$                | -                                 | 4.75 | -   | 5.25 | V                |
| Operating Current                       | I <sub>DD</sub>         | -                                 | -    | 3.0 | 9.0  | mA               |
| Power Dissipation                       | $P_D$                   | -                                 | -    | 15  | 45   | mW               |
| Input Voltage Low                       | V <sub>IL</sub>         | -                                 | -    | -   | 1.5  | V                |
| Input Voltage High                      | V <sub>IH</sub>         | -                                 | 3.5  | -   | -    | V                |
| Input Leakage Current                   | I <sub>I (LKG)</sub>    | $V_{IN} = GND \text{ or } V_{DD}$ | -    | 0.1 | -    | μΑ               |
| Pull Up Current On OE Pin               | I <sub>PU</sub>         | OE = GND                          | -    | 7.5 | 15   | μΑ               |
| Analog Input Impedance                  | R <sub>I</sub>          | f <sub>IN</sub> = 1KHz            | 8    | 10  | -    | MΩ               |
| Steering Input Threshold Voltage        | $V_{TH}$                | -                                 | 2.2  | -   | 2.5  | V                |
| Output Voltage Low                      | V <sub>OL</sub>         | No Load                           | -    | -   | 0.03 | V                |
| -                                       | V <sub>OH</sub>         | No Load                           | 4.97 | -   |      | V                |
| Output Current                          | I <sub>O (SINK)</sub>   | V <sub>OL</sub> = 0.4V            | 1    | 2.5 | -    | mA               |
| Output Current                          | I <sub>O (SOURCE)</sub> | V <sub>OH</sub> = 4.6V            | 0.4  | 0.8 | -    | mA               |
| V <sub>REF</sub> Output Voltage         | V <sub>O (REF)</sub>    | -                                 | 2.4  | -   | 2.8  | >                |
| V <sub>REF</sub> Output Resistance      | R <sub>O (REF)</sub>    | -                                 | -    | 10  | -    | ΚΩ               |
| Analog Input Offset Voltage             | V <sub>IO</sub>         | -                                 | -    | 25  | -    | mV               |
| Power Supply Rejection Ratio            | PSRR                    | Gain Setting Amp<br>at 1KHz       | -    | 60  | -    | dB               |
| Common Mode Rejection Ratio             | CMRR                    | - 3.0V < V <sub>IN</sub> < 3.0V   | -    | 60  | -    | dB               |
| Open Loop Voltage Gain                  | $G_V$                   | Gain Setting Amp at 1KHz          | -    | 65  | -    | dB               |
| Open Loop Unit Gain Bandwidth           | BW                      | -                                 | -    | 1.5 | -    | MHz              |
| Analog Output Voltage Swing             | V <sub>O (P-P)</sub>    | R <sub>L</sub> = 100K             | -    | 4.5 | -    | V <sub>P-P</sub> |
| Acceptable Capacitive Load              | C <sub>L</sub>          | GS                                | -    | 100 | -    | pF               |
| Acceptable Resistive Load               | $R_L$                   | GS                                | -    | 50  | -    | ΚΩ               |
| Analog Input Common Mode  Voltage Range |                         | No Load                           | -    | 3.0 | -    | V <sub>P-P</sub> |



# AC ELECTRICAL CHARACTERISTICS ( $V_{DD} = 5V$ , Ta = 25°C, $f_{CK} = 3.579545MHz$ )

| Characteristic                                           | Symbol                    | Test Conditions         | Min    | Тур    | Max             | Unit |
|----------------------------------------------------------|---------------------------|-------------------------|--------|--------|-----------------|------|
| Valid Input Signal Range (each tone of composite signal) | V <sub>I (VAL)</sub>      | -                       | -29    | -      | 1.0             | dBm  |
| Dual Tone Twist Accept                                   | TW                        | -                       | -      | ± 10   | -               | dB   |
| Acceptable Frequency Deviation                           | Δf                        | -                       | -      | -      | ± 1.5%<br>± 2Hz | -    |
| Frequency Deviation Reject                               | $\Delta f_R$              | -                       | ± 3.5% | -      | -               | -    |
| Third Tone Tolerance                                     | T3rd                      | -                       | -25    | -16    | -               | dB   |
| Noise Tolerance                                          | T <sub>N</sub>            | -                       | -      | -12    | -               | dB   |
| Dial Tolerance                                           | DT                        | -                       | 18     | 22     | -               | dB   |
| Crystal Clock Frequency                                  | f <sub>CK</sub>           | -                       | 3.5759 | 3.5795 | 3.5831          | MHz  |
| Maximum Clock Input Rise Time                            | t <sub>R (MAX)</sub>      | External Clock          | -      | -      | 110             | nS   |
| Maximum Clock Input Fall Time                            | t <sub>F (MAX)</sub>      | External Clock          | -      | -      | 110             | nS   |
| Acceptable Clock Input Duty Cycle                        | D <sub>CK</sub>           | External Clock          | 40     | 50     | 60              | %    |
| Acceptable Capacitive Load                               | CL                        | OSC2 PIN                | -      | -      | 30              | pF   |
| Tone Present Detect Time                                 | t <sub>DET (P)</sub>      | -                       | 5      | 11     | 14              | mS   |
| Tone Absent Detect Time                                  | t <sub>DET (A)</sub>      | -                       | 0.5    | 4      | 8.5             | mS   |
| Minimum Tone Duration Accept                             | t <sub>TDA (MIN)</sub>    | User Adjustable         | -      | -      | 40              | mS   |
| Maximum Tone Duration Reject                             | t <sub>TDR (MAX)</sub>    | User Adjustable         | 20     | -      | 1               | mS   |
| Acceptable Interdigit Pause                              | t <sub>IDP (A)</sub>      | User Adjustable         | -      | -      | 40              | mS   |
| Rejectable Interdigit Pause                              | t <sub>IDP (R)</sub>      | User Adjustable         | 20     | -      | 1               | mS   |
| Propagation Delay Time SI to Q                           | t <sub>D (SI-Q)</sub>     | OE = High               | -      | 8      | 11              | μS   |
| Propagation Delay Time SI to DSO                         | t <sub>D (SI-D)</sub>     | OE = High               | -      | 12     | 16              | μS   |
| Output Data Setup Q to DSO                               | t <sub>SU</sub>           | OE = High               | -      | 3.4    | -               | μS   |
| Propagation Delay Time OE to Q (Enable)                  | t <sub>D (QE-Q) EN</sub>  | $R_L = 10K, C_L = 50pF$ | -      | 50     | 60              | nS   |
| Propagation Delay Time OE to Q (disable)                 | t <sub>D (OE-Q) DIS</sub> | $R_L = 10K, C_L = 50pF$ | -      | 300    | -               | nS   |

Notes: 1. Digit sequence consists of all 16 DTMF tones.

- 2. Tone duration = 40mS, Tone pause = 40mS.
- 3. Nominal DTMF frequencies are used.
- 4. Both tones in the composite signal have an equal amplitude.
- 5. Tone pair is deviated by  $\pm$  1.5%  $\pm$  2Hz.
- 6. Bandwidth limited (3KHz) Gaussian Noise.
- 7. The precise dial tone frequencies are (350Hz and 440Hz) ± 2%.
  8. For an error rate of better than 1 in 10000.
- 9. Referenced to lowest level frequency component in DTMF signal.
- 10. Minimum signal acceptance level is measured with specitied maximum frequency deviation.
- 11. This item also applies to a third tone injected onto the power supply.
- 12. Referenced to Fig. 1 Input DTMF tone level at -28dBm.



# **TEST CIRCUIT**







Fig. 3

# **DIGITAL OUTPUT**

Outputs Q1-Q4 are CMOS push pull when enabled (EO = High) and open circuited (high impedance) when disabled by pulling EO = Low. These digital outputs provide the hexadecimal code corresponding to the DTMF signals. The table below describes the hexadecimal.

| NO  | LOW<br>FREQUENCY | HIGH<br>FREQUENCY | OE | Q4 | Q3 | Q2 | Q1 |
|-----|------------------|-------------------|----|----|----|----|----|
| 1   | 697              | 1209              | Н  | 0  | 0  | 0  | 1  |
| 2   | 697              | 1336              | Н  | 0  | 0  | 1  | 0  |
| 3   | 697              | 1477              | Н  | 0  | 0  | 1  | 1  |
| 4   | 770              | 1209              | Н  | 0  | 1  | 0  | 0  |
| 5   | 770              | 1336              | Н  | 0  | 1  | 0  | 1  |
| 6   | 770              | 1477              | Н  | 0  | 1  | 1  | 0  |
| 7   | 852              | 1209              | Н  | 0  | 1  | 1  | 1  |
| 8   | 852              | 1336              | Н  | 1  | 0  | 0  | 0  |
| 9   | 852              | 1477              | Н  | 1  | 0  | 0  | 1  |
| 0   | 941              | 1336              | Н  | 1  | 0  | 1  | 0  |
| *   | 941              | 1209              | Н  | 1  | 0  | 1  | 1  |
| #   | 941              | 1477              | Н  | 1  | 1  | 0  | 0  |
| Α   | 697              | 1633              | Н  | 1  | 1  | 0  | 1  |
| В   | 770              | 1633              | Н  | 1  | 1  | 1  | 0  |
| С   | 852              | 1633              | Н  | 1  | 1  | 1  | 1  |
| D   | 941              | 1633              | Н  | 0  | 0  | 0  | 0  |
| ANY | -                | -                 | L  | Z  | Z  | Z  | Z  |

Z : High Impedance H : High Logic Level L : Low Logic Level



KT3170

# **APPLICATION CIRCUIT**



Fig. 4 Single Ended Input Configuration

Fig. 5 Differential Ended Input Configuration



Fig. 6 Guard Time Adjustment



Fig. 7 Oscillator Connection

