



# Advanced VLSI Design (Module 24151)

Course and Contest – Phase 5

Prof. Dirk Timmermann, Christoph Niemann, Jakob Heller, Franz Plocksties, Hannes Raddatz





#### **Outline**

- 1. Presentations of synthesized designs and results for ST65
- Introduction of design flow
   Final chip layout
- 3. Task and further information for phase 5





#### **Presentation of synthesized designs**

|    |                            | Metric               | Ranking |
|----|----------------------------|----------------------|---------|
| 1. | Kapikad, Rakshan Premsagar | 4.85*10 <sup>9</sup> | 2.      |
| 2. | Björner, Mathis            | 8.79*10 <sup>9</sup> | 1.      |
| 3. | Koch. Christian            |                      |         |

**Consider: 5 minutes per presentation** 





# Introduction to Cadence Innovus Digital Implementation











#### Layout-Flow I



Basic structure of the chip (size, I/O, power supply ...)

Placing the gates on the chip (core area)

Wiring of the gates, pads and power nets





#### Layout-Flow II









#### Layout-Flow III









#### Layout-Flow IV









#### Layout-Flow V









#### **Layout-Flow VI**









#### **Layout-Flow VII**









#### **Preparation for Cadence Innovus**

1. Copy scripts into your 'vlsi\_contest' directory
 ('synopsys' folder MUST be located in the same folder)
 <home>/vlsi\_contest\$ cp
 /home/hr243/share/AdvVLSI WS19 20/cadence WS19 20.tar.gz .

2. Unpack the file and change to the cadence directory tar -xvzf cadence\_WS19\_20.tar.gz cd cadence

- 3. Copy your final netlist into the netlist folder cp ../synopsys/results/your\_filter.v ./import/netlist/
- 4. Execute start\_innovus.csh in the innvous folder to start Innovus csh start\_innovus.csh

**Remark:** The names of the nets in your final netlist **must not include** slashes, backslashes or squared brackets











#### Very first step in project setup

#### Set timing constraint to target frequency (1GHz):

Change content of file 'timing.constr' in working directory, e.g.:

```
create_clock -name "clk" -period 1.0 -waveform {0.0 0.5} {clk}
```

#### Remarks:

- Keep second line, which is an exception for the reset
- Changing the timing constraint during design flow is not possible!
- If a change of the timing constraint is required, there are two options:
  - Start a new chip design from the beginning
  - Lookup the path of the currently used constraint file in the 'MMMC Browser' and edit this file, however this can only be done **before** placement and routing of cells (saving a design, creates a copy of the 'timing.constr' file in the related save-folder)





#### **Design-Import I**

- 1. File → Import Design
- Loading a global configuration file (\*.globals)
- 3. Include the Verilog files:

  import/floorplan/CORE65LPSVT\_floorplan.v

  import/floorplan/CORE65LPHVT\_floorplan.v

  import/floorplan/CORE65LPLVT\_floorplan.v

  import/netlist/your\_filter.v
- 4. Top Cell: your\_filter
- 5. Sign global nets for power:
  - Power Nets: VDD
  - Ground Nets: GND
- Click "Create Analysis View Configuration …"







## **Design-Import II**

- 7. In the 'Multi-Mode Multi-Corner Configuration' (MMMC) browser:
  - Load a specific configuration file (\*.view) according to your chosen supply voltage:

VLSI\_project\_10V.view or VLSI\_project\_11V.view or VLSI\_project\_12V.view or VLSI\_project\_13V.view

- → Loads related timing libraries, contraints, capactiance files and creates modes (best, worse)
- → Have a look and get comfortable with all settings and parameters!







# **Design-Import III**

8. Save the import settings in your encounter directory:

'<home>/cadence/VLSI\_project.globals'

(Allows to reload default settings)

9. Click OK to complete import









#### **Floorplanning**

← Most critical step in place & route flow

#### **General steps for floorplanning:**

- Determination of chip and core size
- Placement of pads
- Creation of the rows for gate placement
- Placement of macro blocks (memory, PLL, DAC, ...)
- Applying power supply

Hint: It is advisable to save the complete design after each layout step

- File → Save Design → select type 'Innovus' → save as '<name>.invs'
- Innvous will create a .invs file and a.dat directory
- Create a new subfolder in folder '.../cadence/saved\_designs/' for each saved design





#### Floorplanning I

- Floorplan → Specify Floorplan
  - Modify 'Core Utilization' and 'Core Margins' to suit your needs
- 2. Click OK → layout appears





Hint: Initial Core Utilization of 60-75% and 20µm Core Margins are a good starting point





# Floorplanning II

- Power → Connect Global Nets...
   (Connect all power pins to the global power nets)
  - (1) Instance Basename: \*
  - (2) Pin Name(s): vdd
  - (3) To Global Net: VDD
  - (4) Add to List
  - (5) Instance Basename: \*
  - (6) Pin Name(s): gnd
  - (7) To Global Net: GND
  - (8) Add to List



4. Apply and Cancel to close





# **Floorplanning III**

- Power → Power Planning →
   Add Ring...
  - (1) Net(s): GND VDD
  - (2) Ring configuration: 2 μm(can be adapted to your needs)
- 6. Click OK

  Modified layout appears





Hint: Also multiple rings can be used

('Net: GND VSS GND VSS ...')





#### **Placement**

#### Placement of standard cells. Goals:

- Connections as short as possible
- Wireable design
- Place → Place Standard Cell...
  - Deselect 'Include Pre-Place Optimization'
  - Set number of CPUs
  - Click OK



2. Modified layout appears after change to physical view: (placed standard cells and **trial** routing will be shown,



the **trail** routing will disappear during the next steps → routing will be done later)





#### **Routing / Floorplanning**

- 1. Edit  $\rightarrow$  Pin Editor...
  - (1) Pin Group: data\_in[]
  - (2) Spread: Along Entire Edge
  - (3) Side: Left
  - (4) Click Apply
  - (5) Pin Group: data\_out[]
  - (6) Spread: Along Entire Edge
  - (7) Side: Right
  - (8) Click Apply
- 2. Click OK







#### Routing

#### **General remarks on routing:**

- Wiring of power nets
- Wiring of signal wires between the standard cells and pads
- Up to 7 metal layers
- Nano Route:
  - Wiring of power nets for complete power supply
  - Global Routing
  - Detailed Routing
  - Timing driven possible





#### **Routing I**

#### Routing of power nets

- Route → Special Route
   Deselect "Block Pins", "Stripes"
   select nets: GND VDD
- Click OK Modified layout appears









#### **Routing II**

#### Routing of cells

- Route → NanoRoute → Route...
- Click OK
   Modified layout appears





**Hint:** Several optimizations possible due to combination of FixAnt, Timing-, SI-Driven,...





#### **Timing Analysis I**

- 11. Tools → Set Mode → 'Specify RC Extraction Mode...'
- 12. Select "Post-Route" and "Decoupled"
- 13. Click OK







## **Timing Analysis II**

- 7. Timing → Extract RC
  - (1) Select "Save Setload to"
  - (2) Select "Save Set Resistance to"
  - (3) Select "Save SPEF to"
- 8. Click OK
- Timing → Write SDF
- 10. Click OK





11. Execute to following command in the Innovus terminal:

innovus X> setAnalysisMode -analysisType onChipVariation -cppr both





#### **Timing Analysis III**

- 11. Timing → Report Timing ...
  - (1) Select "Post-Route"
  - (2) Select "Hold" time analysis
  - (3) Click OK
  - (4) Check, if a hold time violation occurs in Console (see next slide)
- 12. Timing → Report Timing ...
  - (1) Select "Post-Route"
  - (2) Select "Setup" time analysis
  - (3) Click OK
- →Calculate your clock period(next slide)



Information for the slack is given at the terminal (see next slide):

Negative slack: ViolationPositive slack: No violation





# **Timing Analysis IV**

Based on <u>setup analysis</u>: T<sub>min</sub> = clk - WNS

Max. frequency of your design =  $\frac{1}{T_{min}}$ 

#### a) Timing violation

$$T_{min} = 1.5 - (-0.034)$$
  
= 1.534 ns  
 $f_{max} = 651.9 \text{ MHz}$ 

b) No violation

$$T_{min} = 1.5 - 0.166$$
  
= 1.334 ns  
 $f_{max} = 749.6 \text{ MHz}$ 

| timeDesign Summary                                             |              |                                    |  |  |
|----------------------------------------------------------------|--------------|------------------------------------|--|--|
| Setup mode                                                     | <br>  all    | <br>  reg2reg                      |  |  |
| WNS (ns):<br>  TNS (ns):<br>  Violating Paths:<br>  All Paths: | -0.644<br>19 | -0.034<br>-0.644<br>  19<br>  1200 |  |  |
| Setup mode                                                     | <br>  all    | <br>  reg2reg                      |  |  |
| WNS (ns): TNS (ns): Violating Paths: All Paths:                | 0            | 0.166<br>0.000<br>0 0              |  |  |

- Change clock in file 'timing.constr' (-> 1ns) (in work dir)
- Keep second line, which is an exception for the reset
- Constraint is also used during placment and routing (optional)





# **Timing Analysis V**

Further specific timing information is available:

- Clock declaration
- Exception for the reset
- Path slacks
- Number of violated paths
- Path highlighting
- **–** ..
- 15. Timing → Debug Timing
- 16. Click OK







## **Power Analysis I**

1. Change to the 'synopsys' folder

```
<home>/vlsi_contest/cadence$ cd ../synopsys/
```

- 2. Move the following files from 'cadence' folder to 'synopsis' folder:
  - filter power cadence.tcl
  - start\_power\_analysis.sh
  - setload\_fix.pl
  - your\_filter.setload
- 3. Default path and file name of netlist used in this step:

```
'./results/your_filter.v'
```

(If you changed the netlist with Innovus you need to update this file! E.g. using ECO->optimize\_design)





#### **Power Analysis II**

- 4. Adapt the following parameters in *'filter\_power\_cadence.tcl'* script:
  - Frequency (change also in test bench 'synopsys/sim/files/fir\_filter\_tb.vhd')
  - Voltages
  - Libraries
- 5. Start the power script, this will convert the parasitics file from Cadence Innvous and start Synopsys Design Vision

```
<home>/vlsi_contest/synopsys$ ./start_power_analysis.sh
```

- 4. In Design Vision
  - File → Execute Script → 'filter\_power\_cadence.tcl'
- 5. Power values in the final power report: *'./results/design report.txt'*

Attention: If you copy new files into the 'synopsys' folder, restart design vision!

If you use a netlist modified by Innovus, ensure that you load all voltage threshold libraries of your selected VDD (LVT,SVT,HVT) in script 'filter\_power\_cadence'





# Tasks and further information for phase 5





## Tasks for phase 5

- Target: Presentation of results for a working and optimized design layout (Observe/discuss differences to synthesis results)
- Minimum frequency of your design: 1GHz (period 1ns)

• Target benchmark: 
$$Metric = \frac{Freq \ [MHz]^2}{Att \ * (P_{leak} \ + \ 0.01 \ * P_{dyn})}$$
 1 % Duty Cycle

- P<sub>leak</sub> and P<sub>dyn</sub> are available from: './results/design\_report.txt'
- Final Phase for Contest (ASIC Metric)
- Consider impact for your design:
  - Differences to synthesis results
  - Layout targets / constraints





# **Handover infos for phase 5**

- Final firm design deadline: January 27<sup>th</sup> 2018, 23:59 CET
- Upload your presentation: January 28<sup>th</sup> 2018, 23:59 CET
- Design handover:
- 1. Copy your latest verilog netlist (of your final/best chip layout):

```
cp /home/<your_login>/vlsi_contest/cadence/import/netlist/your_filter.v
/home/hr243/share/AdvVLSI_WS19_20/<your_login>/
```

- 2. Save your final chip layout in Innvous in your directory:
  - File → Save Design → as type 'Innovus'
  - File name: 'your\_filter\_<your\_login>.invs' (e.g. your\_filter\_at101.invs)





#### **Handover infos for phase 5**

- 3. Please verify that your saved design and your parameters are correct:
  - (1) Restart Cadence Innovus
  - (2) **File** → **Restore Design** (choose Design from step 2: your\_filter\_<your\_login>.invs)
  - (3) Rerun the timing AND power analysis, record the final achieved values
- 4. Copy your final layout and its directory:

```
cp /home/<your_login>/vlsi_contest/cadence/your_filter_<your_login>.invs
/home/hr243/share/AdvVLSI_WS19_20/<your_login>/
(e.g. cp /home/at101/vlsi_contest/cadence/your_filter_at101.invs /home/hr243/share/AdvVLSI19_20/at101/)
```

```
cp -r
/home/<your_login>/vlsi_contest/cadence/your_filter_<your_login>.invs.dat
/home/hr243/share/AdvVLSI_WS19_20/<your_login>/
(e.g. cp -r /home/at101/vlsi_contest/cadence/your_filter_at101.invs.dat /home/hr243/share/AdvVLSI19_20/at101/)
```

5. Copy your whole 'vlsi\_contest'-folder (incl. synopsys and cadence folders)

```
cp -R /home/<your_login>/vlsi_contest
/home/hr243/share/AdvVLSI_WS19_20/<your_login>/
```





#### **Handover infos for phase 5**

5. Check the transfer directory, should be similar like this:

ls -lasi /home/hr243/share/AdvVLSI\_WS19\_20/<your\_login>/

corresponding\_data.txt (file)
your\_filter.v (file)
your\_filter\_<your\_login>.invs (file)
your\_filter\_<your\_login>.invs.dat (dir)
vlsi contest (dir)

- 6. Content of file 'corresponding data.txt':
  - (1) Power (dynamic and leakage)
  - (2) Number of pipeline stages
  - (3) Frequency of your design (calc. frequency at 0 slack from Innovus Timing Report)
  - (4) Benchmark metric for the ASIC
  - (5) Core size (width, height), core utilization from Innovus: Floorplan->Specify Floorplan





# Mandatory infos for results display

Include these elements in your presentation:

- Picture of chip layout
- Frequency response
- Path histogram
- Design parameters (with correct units)

| Timing (T <sub>min</sub> / f <sub>max</sub> ) | 743 ps / 1345.9 MHz |
|-----------------------------------------------|---------------------|
| Power (P <sub>dyn</sub> / P <sub>leak</sub> ) | 106.83 mW / 2 μW    |
| Pipeline Stages                               | 2                   |
| Benchmark                                     | [x]                 |
| Core size                                     | 90777 μm²           |
| Core utilization                              | 90.09 %             |











#### Ideas for chip design and presentation

#### Possible fields for investigation (all have to include layout phase):

- Core row utilization
- Core and chip size
- Core position
- Aspect ratio of core area
- Pin positions
- •Placing options (Global, incremental, timing driven ...)
- •Routing options (NanoRoute, WRoute, Timing driven, DFM ...)
- Size and spacing of power rings
- Different power nets (rings, grids, stripes ...)
- Limited metal usage
- Different gate libraries
- Application conditions
- Clock tree synthesis
- Manual placement and routing
- Architectural impact on ASIC and FPGA
- •DFM: Design For Manufacturing (Via doubling, Via minimization, Metal fill, Wire spreading ...)
- Electromigration
- Antenna fixing

•...

#### Use build-in help

- search field and help buttons in GUI
- Example using command line:
  - ♦ help \*Design\*
  - ♦ help checkDesign
  - man checkDesign





# Remarks on Power Stripes and Blockage Fields Stripes

- If design is easy to route, use thick frequent stripes on the top 2 metal layers
- Otherwise start stripes on Metal4 and have stripes on every layer up
- Layer Wire Directions
  - Top/Bottom: Metal 7,5,3,1
  - Left/Right: Metal 8,6,4,2

#### **Blockage**

- Block standard cell placement under power and ground stripes
- Place -> Specify -> Placement Blockage...
- Select a metal layer and click OK





# **Questions?**

Design Deadline (files in centOS folder): January, 27<sup>th,</sup> 23:59

Presentation Deadline: January, 28<sup>th,</sup> 23:59

Next meeting: January, 29th

**Target**: Presentation of complete chip layout and its results. (Observe differences of the design phases)