# High-bandwidth Chiplet Interconnects for Advanced Packaging Technologies in AI/ML Applications: Challenges and Solutions

Shenggao Li, Sr. Member, IEEE, Mu-Shan Lin, and Wei-Chih Chen, Chien-Chun Tsai

**Abstract** The demand for chiplet integration using 2.5D and 3D advanced packaging technologies has surged, driven by the exponential growth in computing performance required by Artificial Intelligence and Machine Learning (AI/ML). This paper reviews these advanced packaging technologies and emphasizes critical design considerations for high-bandwidth chiplet interconnects, which are vital for efficient integration. We address challenges related to bandwidth density, energy efficiency, electromigration, power integrity, and signal integrity. To avoid power overhead, the chiplet interconnect architecture is designed to be as simple as possible, employing a parallel data bus with forwarded clocks. However, achieving high-yield manufacturing and robust performance still necessitates significant efforts in design and technology co-optimization. Despite these challenges, the semiconductor industry is poised for continued growth and innovation, driven by the possibilities unlocked by a robust chiplet ecosystem and novel 3D-IC design methodologies.

Index Terms— Chiplet Integration, Advanced Packaging, Interconnects, 3D-IC, AI and Compute, Energy Efficiency, UCIe, 3Dblox

#### I. INTRODUCTION<sup>1</sup>

he demand for artificial intelligence (AI) and machine Lalearning (ML) technologies is growing at an unprecedented pace, far surpassing the pace predicted by Moore's Law. The amount of compute used for AI training has been growing exponentially at 4.1x/year since 2012, outpacing Moore's Law, which predicts a doubling every 24 months [1] [2], as shown in Fig. 1. The increase in the number of parameters in deep learning models enhances their flexibility and potential performance, driving the rapid growth in model complexity. However, this rate of expansion is becoming economically (training cost), technically (size of the computer clusters), and environmentally (carbon footprint) unsustainable [3] [4]. To partially meet the escalating compute demand, it is essential to focus on advancements in algorithm efficiency and semiconductor scaling, aiming to achieve not only higher compute performance but also energy-efficient compute performance [5] [6]. AI workloads require massive parallel matrix multiplication and accumulation operations, which are performed by clusters of parallel computing cores. These workloads demand extensive memory capacity and high interconnect bandwidth. To accommodate this compute need, a typical xPU/accelerator chip nowadays may consists of many compute, memory, and IO chiplets [7] [8] [9], integrated using advanced packaging technologies. Each chiplet is designed within the lithography stepper's

This paper was submitted on Aug 8, 2024, and revised on Nov 19, 2024 Shenggao Li, Mu-Shan Lin, Wei-Chih Chen, Chien-Chun Tsai are with Taiwan Semiconductor Manufacturing Company, Design and Technology Platform. (contact e-mail: victorli@tsmc.com).



Fig. 1. Trend in the amount of compute used to train the ML models [2]

photomask limit, or reticle size, of 26 x 33 mm<sup>2</sup>.

The use of chiplets offers several significant benefits. By breaking down a large monolithic chip into smaller, yield manageable chiplets, designers can tailor different process technologies to optimize specific functionalities, for example, using the most advanced process node for compute die, and using older generation process nodes for analog centric IO dies and memory dies. This modular approach not only simplifies the manufacturing process but also facilitates rapid system integration, especially when standardized chiplet interfaces are utilized [10] [11]. By leveraging off-the-shelf chiplets, this method is expected to significantly reduce manufacturing costs and design cycle times.

As chiplet-based systems in packages grow in size and complexity, 3D integration [12] and wafer-scale system

integration [13] [14] [15] will deliver superior power efficiency, exceptional performance, and enhanced cost-effectiveness [16]. However, several critical issues, which are familiar to designers at each generation of products, continue to pose significant challenges in today's larger and more intricate chiplet systems. These challenges include thermal design power (TDP), power delivery network (PDN) loss, mechanical and thermal stress, network topology and routing algorithms, interconnect throughput, energy efficiency, latency, manufacturability, redundancy and repairability, testability, and many more [16] [17] [18] [19] [20] [21] [22]. Addressing these challenges is essential to ensuring the performance and yield of advanced semiconductor solutions.

This article is structured as follows. Section II provides a summary of advanced packaging technologies. Section III discusses die-to-die interconnects for various packaging technologies in large CPU/GPU scale-up systems. Section IV delves into practical issues for chiplet interconnect design, such as serial vs parallel interfaces, chiplet I/F signaling, channel routing and signal integrity, bump map planning, clock schemes, defect repair, ESD roadmap, and power delivery. Section V introduces a comprehensive 3DIC design flow. Finally, Section VI explores future development trends.

# II. ADVANCED PACKAGING TECHNOLOGIES & NEW CAPABILITIES

[23] provides an excellent review of advanced packaging technologies, categorizing them into 2D, 2.xD (including 2.1D, 2.3D, and 2.5D), and 3D packaging technologies. According to this classification, if chiplets are placed directly on the package substrate, it is considered 2D packaging. When an intermediate layer such as a thin film, bridge, or passive interposer is used, it falls under the 2.xD category. Specifically, if the interposer is an active die with Through-Silicon Vias (TSVs), it is classified as 3D packaging.

While this categorization is intuitive, it is also somewhat arbitrary. As packaging technologies continue to evolve, the boundaries between these categories may become increasingly blurred. To simplify discussions, most of the



Fig. 2. TSMC 3DFabric Technology portfolio.

intermediate 2.xD technologies are often grouped under the 2.5D category. It is also possible that 2D, 2.5D, and 3D integration techniques will co-exist within advanced packaging solutions, with 3D-IC being used in a broad sense to refer to these solutions. Regardless of these distinctions, the primary focus will remain on leveraging these technologies to achieve superior performance, efficiency, and functionality in semiconductor devices.

2 illustrates TSMC's evolving 3DFabric<sup>TM</sup> technology portfolio. The 3DFabric, as an example of advanced packaging technologies with wide adoption, is a comprehensive set of integration technologies that bring multiple chips together with closer physical proximity and higher interconnect density, all from a single vendor. This integration enables a smaller form factor, better electrical performance, and greatly enhanced data bandwidth. More importantly, these technologies allow system designers to partition a previously monolithic SoC into chiplets and build more powerful systems in a package [5]. The different 3DFabric packaging options maintain consistency. This cohesion is beneficial because the complexity of 3D-IC requires that the design rules pertaining to manufacturability are compatible and consistently verified prior to highvolume manufacturing.

Two distinct packaging platforms emerged from distinctive applications. The first one is the Chip-on-Wafer-On-Substrate (CoWoS<sup>TM</sup>) platform [24] [25], which has been in production since 2012, primarily for high-performance computing. It has 3 sub-families. The CoWoS-S has a silicon interposer which allows very dense metal wires (W/S = 0.4/0.4 $\mu$ m). The CoWoS-R [26] [27] has redistribution layers (RDL) embedded in an organic interposer, with coarser wiring density (W/S = 2/2 $\mu$ m). The CoWoS-L [28] combines the best of the -R and -S: local silicon interconnect (LSI) for high wiring density, and RDL in organic substrate for better electrical performance. The -S or -L option also comes with embedded deep-trench decoupling capacitors (DTC) [29] in the silicon interposer or bridge for enhanced power delivery.

The 2<sup>nd</sup> one is the Integrated-FanOut (InFO<sup>TM</sup>) platform [30]. InFO has been in mass production since 2016, initially driven by cost effective mobile application. InFO package on package (InFO-PoP) [30] is the first 3D Fan-Out wafer level packaging to integrate SoC with memory packages using fine pitch Copper RDLs. Due to its cost, form factor, and better signal integrity, InFO technology has evolved into many variants, significantly extending to allow integration of more functional chips for HPC applications [15]. The InFO platform also features advanced options such as local silicon bridge for finer pitch metal routing, and embedded decoupling capacitors for superior power delivery. InFO is a chip-first approach, where chips are placed face-down onto a temporary carrier and RDL is built up around them. CoWoS, on the other hand, is a chip-last approach, with chips first fabricated and then placed onto a silicon interposer, which is later attached to a substrate. This distinction in manufacturing steps affect integration density, and thermal



Fig. 3. Bump pitch scaling perspective (XSR: extreme short reach, UCIe: Universal Chiplets Interconnect Express)

management. Specifically, in a chip-first approach, the silicon will undergo the thermal cycles in subsequent cycles. The cost of late step defects is also significantly higher than a chip-last approach.

3D stacking has been broadly used in memory products, including high-bandwidth memory (HBM) [31] and NAND flash memory [32], and is seeing adoption by chipmakers for increased compute density and data bandwidth [33] [34]. System on Integrated Chips (SoIC $^{\text{TM}}$ ) is for such 3D chip stacking [35]. It includes the SoIC-P with micro-bumps (pitch at 18~25µm) and SoIC-X with advanced bonds (pitch at 3~9µm or below) [36] [37] [38].

SoIC enables seamless integration of multiple chips in a vertically stacked configuration, unlocking new possibilities for system design and performance optimization. Furthermore, SoIC can be combined with CoWoS or InFO to form more powerful and flexible computer systems.

Chip manufacturers and Outsource Semiconductor Assembly and Test (OSAT) providers offer a range of advanced packaging technologies [23] [38] [39], each with unique (dis)advantages and trade-offs in signal integrity, interconnect density, manufacturability, and thermal management. For example, embedded multi-die interconnect bridge (EMIB) [39] by Intel and elevated fan-out bridge (EFB) [40] by AMD, both feature high-density passive bridges without TSVs, complemented by additional RDLs to enhance power integrity. The selection of a particular packaging technology hinges on the specific application requirements and desired performance characteristics, especially in high-performance computing where speed and energy efficiency are crucial. This also imposes constraints and challenges on interconnect design, which will be explored in subsequent sections.

#### III. DIE TO DIE INTERCONNECT APPLICATIONS

Fig. 3 shows the chip package evolution from the perspective of bump pitch scaling, starting from the conventional 2D standard package type, or multi-chip modules (MCM) with  $110\sim130\mu m$  bump pitch, to 2.5D advanced package type (e.g., CoWoS/InFO) with  $\sim40\mu m$  pitch, to 3D chip on wafer or wafer on wafer type (e.g., SoIC) with  $\sim9\mu m$  pitch [11]. As the bump pitch decreases, the



Fig. 4. Die-to-die interconnect applications.

number of die-to-die signals increases quadratically within a given area, thereby increasing bandwidth density. The selection of circuit architecture in the context of pitch scaling depends heavily on factors such as achievable reach, bandwidth, energy efficiency, and latency [41]. For example, high-speed serializers/deserializers (SerDes) operating at ~56/112Gbps [42] are commonly used in MCM packages to maximize data rates per pin. In contrast, 2.5D interposers often employ high-speed parallel data buses due to their superior energy and area efficiency [41]. Meanwhile, advanced 3D stacking technologies benefit most from simpler, lower-speed data buses that utilize minimal CMOS buffers and flip-flops, with no equalizer or calibration circuits, thereby achieving best area bandwidth density and energy efficiency [11].

Fig. 4 depicts an example of multiple chiplets for compute performance scale-up and scaling out for AI applications. The die-to-die interconnects between the chiplets can be categorized to four types: 1) Compute to Compute & Compute to IO: UCIe<sup>TM</sup> PHY on CoWoS/InFO technology, 2) Compute to Memory: HBM<sup>TM</sup> PHY on CoWoS technology, 3) Compute to SRAM: 3D-stacking with SoIC technology, and 4) IO chiplet to external IO: XSR-Serdes on standard package technology.

Today's most widely used AI accelerators adopt this type of topology to maximize compute performance and memory access bandwidth [43] [44]. Competing technologies, such as wafer scale systems [13] [14] offer a glimpse into likely candidates of future computing systems. The interconnects and network topologies for these systems will need to evolve accordingly to meet system performance needs.

# IV. CHIPLET INTERCONNECT DESIGN CONSIDERATIONS

# A. Chiplet Interconnect Design Objectives and DTCO

Breaking down a formerly monolithic SoC into multiple chiplets stitched by high bandwidth chiplet interconnects enables a more flexible system partition, with the benefit of improved yield, and fast turnaround time using off-the-shelf chiplets. Standardization of the chiplet interface is an important milestone, as exemplified by Universal Chiplets Interconnect Express (UCIe<sup>TM</sup>) [11].

Before this development, several industry-initiated chiplet



Fig. 5. Chiplet interconnect design considerations.



Fig. 6. Die-to-die interconnect applications.

interfaces were adopted to address the requirements of chiplet systems, emphasizing high bandwidth density, low latency, and high energy efficiency. Notable examples include the Advanced Interconnect Bus (AIB) [45], Bunch of Wires (BoW) [46], Open High Bandwidth Interface (OpenHBI) [47], and Lipincon (TSMC proprietary) [48].

Figure 5 provides a comprehensive overview of the multifaceted design and technology co-optimization (DTCO) efforts aimed at meeting both performance and manufacturing objectives for high-speed interconnects in 2.5D or 3D chiplet-based systems [49]. The scope of DTCO encompasses a wide range of considerations, including but not limited to:

- Device-level optimization: The focus is on pushing transistor bandwidth and noise performance to improve IO energy efficiency.
- Package optimization: Optimizing the package design rules on the interposer by balancing key parameters such as line spacing, layer thickness, and via enclosure, is crucial to power integrity (PI), signal integrity (SI), routability, and manufacturability.
- ESD: New challenges have emerged in ESD protection and ESD modeling for chiplet systems [50]. The ESD rating for advanced packages must be carefully evaluated to ensure that the ESD area and capacitance overhead do not hinder IO energy efficiency.
- Power delivery network (PDN): This entails managing

- electromigration (EM) and IR drop, voltage droop, and cross-talks originating from power delivery.
- Thermal management: Key challenges include simulating hot spots accurately, and mitigating thermal cycle induced problems, such as timing drift, mechanical stress, and electromigration. It involves implementing solutions, during the design stage [51] or at run-time [52] to keep devices within safe temperature ranges, thereby maintaining performance, reliability, and longevity.
- Designing for testability, repairability, and reliability: Ensuring these aspects contributes to both effective short-term testing and a long-term lifespan, which is crucial for a product's success.
- Design sign-off processes: Efficient, AI-assisted EDA tools and flows are increasingly essential for productivity and optimization [53].

#### B. Serial vs Parallel Data Bus

With standard packages (MCM, or 2D), the pitch of signal bumps and metal wires are coarse. One is forced to maximize per-pin data bandwidth density, using serial link (e.g., PCIe-32/64Gbps, CEI-112/224Gbps) with differential signaling as shown in Fig. 6-a.

Advanced packaging technologies (2.5D) allow one to use a lower data rate per signal pin with a greater number of parallel single-ended signals per unit geometry to maximize beachfront bandwidth density or area bandwidth density (e.g., UCIe x64 at 4-32Gbps) [11]. A parallel interface (Fig. 6-b) stands out in several aspects. First, a parallel interface is accompanied by a forwarded clock for jitter and skew tracking, eliminating the need for a per-lane clock data recovery (CDR) mechanism, resulting in a less complex system and lower latency. Second, the lower data rate operation of the parallel interface means the system suffers less to channel loss, jitter, and cross-talks. Less channel equalization (EQ) is needed, eliminating circuit overheads, and achieving higher bandwidth density and better energy efficiency.

For 3D stacking, with a signal density (pitch  $P \le 9\mu m$ ), the 3D interconnect circuit area should be smaller than the bump area  $(P^2)$  to maximize the interconnect efficiency ( $\triangleq$  BandwidthDensity \* Energy Efficiency). In this case, the speed of the parallel data bus is constrained to 5Gbps to ease the timing [11]. No calibration and adaptation are needed, effectively reducing power, latency, and area overhead. UCIe-3D<sup>TM</sup> has this spirit (Fig. 6-c).

# C. Die-to-die Interconnect Signaling

Advanced packaging technologies enables closer die proximity and reduced interconnect loading, improving signal integrity, data rates and power efficiency. Non-return to zero (NRZ) and 4-level Pulse Amplitude Modulation (PAM4) signaling are likely candidates for different operating speeds. In Fig. 7, an SST (Source-Series Terminated) driver at core supply (e.g., Vdd=0.75V) is commonly used for optimal eye margin and impedance matching. An NFET-NFET driver has been adopted to operate at a low VDDQ (e.g., <0.3 volt) to cut down power consumption [48]. However, this extra power domain may



Fig. 7. Die-to-die interconnect signaling: (a) SST driver (b) Low VDDQ NRZ driver (c) AC-coupled [54] (d) Simultaneously bi-directional [56].



Fig. 8. Channel routability & signal integrity optimization

be undesirable with scarce routing resource. PAM4 is advantageous when there is a significant insertion loss benefit at PAM4 Nyquist frequency than NRZ Nyquist frequency, yet it consumes DC current at the middle levels, making it less suitable for low loss advanced packaging channels. Another alternative low power driver option is AC-coupling [54], which reduces driver strength and signal swing to reduce power. Simultaneous Bi-Directional (SBD) data transmission can also double the data bandwidth for a given beachfront [55] [56].

# D. Channel Routability & Integrity Analysis

For high wiring density (e.g., at min spacing of  $0.4\mu m$ ), proper inter-signal shielding is necessary to allow adequate crosstalk isolation and better signal integrity.



Fig. 9. Channel optimization.

As shown in Fig. 8, channel optimization inside a foundry involves many metrics such as dielectric thickness, metal pitch, metal thickness, available metal layers, via enclosure, stacking rules, etc. Design and technology co-optimization is exercised for the interposers of each advanced technology, which often involves pushing design rules to maintain a good tradeoff between manufacturability, routability and signal integrity (SI, including insertion loss and crosstalk as shown by the plots).

Fig. 9 demonstrates two examples of UCIe D2D routing designs, in two different representative packages and different shielding style. The InFO (silicon bridge) has a local silicon interconnect with 2µm thick metal, and the InFO (organic substrate) has RDL with 2.3µm thick metal. Both has 4 layers of metal for signal routing and additional 1 layer for power mesh. The former has a tighter metal width/spacing granularity. With an 8 µm signal pitch for both cases, the former can afford to have a much wider metal shield, and slightly larger signal to signal spacing. As such, the former is able to operate up to 32Gbps for the x64 UCIe form facor, whereas the latter is only capable of 16Gbps with x32 data lanes due to the more severe crosstalk.

### E. 2.5D and 3D Form Factors

A certain form factor of an interconnect module, which encompasses module geometry, signal order, bump pitch, multi-module stacking, etc., is crucial for ensuring integration compatibility among different chiplet vendors. While this standardization introduces rigidness to the chiplet eco-system, it simplifies IP development – only a limited variants of the IP need to be supported. However, it is important to note that a given form factor may not always be optimal in terms of area, power, and cost. Take UCIe as an example: Initially, a x64 (64 Tx + 64 Rx) form factor was released, followed by a x32 (32 Tx + 32 Rx) form factor for low-cost advanced packages with a smaller number of RDL layers. The initial 10-column module was targeting a 45 $\mu$ m bump pitch. To further enhance area efficiency, the consortium later introduced a 16-column module for smaller



Fig. 10. A universal 3D bump map form factor

# [X-mirrored / Y-mirrored / mirrored between D2D]

• Support all F2F / F2B die-to-die stacking



[X-stepped / Y-stepped / Not-mirrored between D2D]

- · Same bump map across dies
- · Require 90-degree rotation for F2B



Fig. 11. SoC level Scalability to support arbitrary 3D chiplet stacking (F2F/F2B or rotation).

bump pitches ( $<38\mu m$ ) and an 8-column module for larger bump pitches ( $>50\mu m$ ) [11]. These successive adaptations balance cost and performance to accommodate varying requirements of different applications.

The current UCIe protocol supports symmetrical bidirectional data transmit and receive, which is typical for data communication between homogeneous xPU chiplets.

In contrast, the High Bandwidth Memory (HBM) interface, a crucial component of the chiplet ecosystem, exhibits asymmetrical memory access (read/write) bandwidth. To extend the interface bandwidth without causing severe signal integrity issues, the forthcoming HBM4 doubles the number of bi-direction data IOs from 1024 to 2048 [31]. Scaling HBM for increased bandwidth is often constrained by routing congestion and signal integrity issues. By transitioning the base die logic to advanced process nodes, we can shorten interconnect routes, enhancing signal integrity and speed. Alternatively, utilizing UCIe-like SerDes IOs for the HBM interface can achieve higher lane rates with fewer signal routes, maintaining the same bandwidth density while improving signal integrity.

One more notable chiplet application is the interface between data converters and logic processors. JESD204D is the latest standard defining high-speed serial interfaces for data converters [57]. It includes the data receive interface for ADCs (Analog-to-Digital Converters) and the data transmit interface for DACs (Digital-to-Analog Converters). The standards are applicable to PCB-level or Multi-Chip Module chiplet integration. However, a chiplet standard for data converters in advanced packages has yet to be established.

While it is conceivable to develop a one-size-fits-all chiplet standard that addresses the three unique types of systems—homogeneous bidirectional core-to-core interfaces, asymmetrical memory access interfaces, and unidirectional data converter interfaces—each system would still require different form factors to achieve optimal performance and efficiency.

3D stacking is a natural choice for achieving greater energy efficiency, primarily because the short inter-die routing significantly reduces the energy required for inter-die data movement. A 3D interconnect cluster is essential for forming a hard IP block with inherent timing robustness, as illustrated in Fig. 6-c. This built-in timing robustness allows for modular timing sign-off, ensuring that the timing validation of each die in a 3D stack can be conducted independently and in a self-contained manner.

In Figure 10, we propose a 3D cluster structure with an AB|BA pattern, where pattern A represents the transmitter (TX) and pattern B represents the receiver (RX), or vice versa. The square-shaped A/B pattern can be configured into various sizes, such as 4x4, 8x8, or 20x20, depending on system requirements. The RX and TX clocks, positioned at the center of their respective regions, achieve optimal balance for each I/O pin and across the dies. Power and ground are symmetrically distributed within the IP cluster. This configuration offers the advantage of designing a single IP block with a specific poly gate orientation that can accommodate any chiplet orientation, assuming that logic-level pin remapping can be readily achieved at the chiplet level.

This structure facilitates easy SoC-level scalability, enabling various chiplet-to-chiplet stacking scenarios through IP instantiation across the SoC. We propose four options for SoC-level scalability in Face-to-Back (F2B) and Face-to-Face (F2F) connectivity: Mirrored or Stepped in the X-direction and Mirrored or Stepped in the Y-direction.

Fig. 11 illustrates two integration examples:

- Case 1: 'X-mirrored / Y-mirrored / mirrored between D2D' - This configuration supports all F2F and F2B die-to-die stacking scenarios.
- Case 2: 'X-stepped / Y-stepped / Not-mirrored between D2D' - This setup features the same bump map across dies. It supports F2F stacking but requires a 90-degree rotation for F2B stacking.

These flexible integration methods ensure that the IP cluster can be effectively utilized across a variety of chiplet stacking configurations, promoting scalability and efficiency in SoC design.

# F. Lane De-skew and Clock Alignment

On top of the parallel data-bus and forwarded clock topology, there is a need to align the data lanes and clock



Fig. 12. Edge-aligned vs delay-matched structure.

lanes such that lane to lane skew is minimized. Lane to lane matching is achieved by anti-mirror physical symmetry between the Tx and Rx in the bump map planning. However, the physical symmetry does not hold when one is to interface two different form factors. For example, for an 8-column UCIe to interface with a 10-column UCIe, the channels are intrinsically unmatched. Besides, random circuit mismatch and on-die/on-package wire mismatch add additional skew. One needs to allocate enough skew tuning range on a perlane basis at the leaf clock tree to achieve per lane skew calibration at the transmitter and/or receiver. Data sampling clock at the receiver is further tuned to the center of the Rx data-eye for best left and right eye margin.

Two clock topologies for the forwarded clock generation are illustrated in Fig. 12. The edge-aligned topology (Fig. 12-a) has data transition and clock transition aligned; a local DLL in the Rx is adopted to generate a 90-degree phase shifted clock to sample the Rx data-eye. The edge-aligned topology aims for less circuitry and better energy efficiency, but it is sensitive to mismatch induced by temperature or voltage drift, making it only suitable for applications with lower data rate (e.g., below 20Gbps). The delay-matched topology (Fig. 12-b) generates I/Q clocks (using DLL or PLL, and phase interpolators) at the Tx side, with the I-clock going to the data path while the Q clock forwarded to the Rx. The clock and data path are structurally matched to maintain good jitter tracking and delay tracking.

In most cases, the transmit die and the receive die are under independent PLLs and clock domains. To enable robust clock domain crossing between two PLL domains, First-In-First-Out (FIFO) data buffers are typically required, which incurs extra power and latency (Fig. 13-a). For interfaces like core-to-memory connections, enforcing a single clock domain between two stacked dies is feasible. In Fig. 13-b, we proposed an alternative scheme to enable a single clock domain between two dies, where the primary clock from PLL1 is forwarded from the primary die to a secondary die and is returned to the primary die. This allows



Fig. 13. Data Synchronization with or without FIFO

the 3D die to die interface to transmit/receive data without FIFOs. The same timing margin as Fig. 13-a at the boundary of the first capture DFF can be retained. Timing margin for the data recapture after the Rx DFF in the primary die is slightly affected by the delay of the two forwarding clock paths, which is manageable.

#### G. Redundancy & Repairability

Redundancy and repairability are extensively researched topics in the field of microprocessors. [58] identified three distinct redundancy strategies:

- Component-Level Redundancy: This involves having multiple parallel functional units, such as numerous CPU cores. In this arrangement, the failure of one or more cores does not compromise the overall functionality of the system.
- Array Redundancy: This type of redundancy adds spare structures that can replace defective ones. A common application of array redundancy is in cache memory, where spare elements substitute for faulty ones to maintain performance.
- Dynamic Queue Redundancy: This approach entails the ability to mark and disable defective elements dynamically, thereby preventing their use and maintaining the integrity of the system.

By leveraging these redundancy strategies, processors can achieve higher reliability and easier repairability, ensuring robust performance even in the presence of faults.



Fig. 14. Redundancy and repair.

Since the die-to-die are connected through dense micro bumps or advanced bonds, defect detection and repair are essential to guarantee chip yield after packaging. All three strategies above can be applicable to chiplet interconnects.

Fig. 14 is an example where a 'Shift and Switch Repair' concept [21] is used to fix three failed lanes with just one-over-ten redundancy in hardware overhead. Probability calculation based on binomial distribution [58] shows that this 30+3 joint repair method can achieve 1000x lower failure rate than 3 separate 10+1 groups.

For mission critical applications, such as automotive, where AI/ML are taking shape, the stake of a processor failure is high, a dynamic reliability management technique where a processor can respond to changing application behavior to maintain its lifetime reliability target is beneficial [59].

Balancing repairability and signal integrity involves making strategic tradeoffs. For instance, separating power and ground bumps is advantageous in preventing permanent short circuit failures [22]. However, this approach may lead to increased area overhead or a compromise in signal integrity.



Fig. 15. ESD roadmap

## H. ESD Migration

As the industry pushes for higher bandwidth, it is crucial for ESD structures to scale accordingly to prevent the large size and high capacitance of ESD diodes from becoming scaling bottlenecks. Failure to address this issue will limit IO energy efficiency. We need to establish an aggressive ESD roadmap for IOs incorporating micro bumps and advanced bonds. Fig. 15 highlights the trend for ESD capacitance and area scaling [6], also showing a reduction in charge device model (CDM) voltage to be supported by the industry.

#### I. Power Delivery

Take the UCIe advanced-package 10-column form-factor as an example: The current density can reach over  $4.1 A/mm^2$  based on a x64-lanes module size of  $388.8 \mu m$  by approximately  $1000 \mu m$ , under 32 Gbps operation and 0.6 pJ/bit energy efficiency at 0.75 volts. With such a high current density, we have observed severe electromagnetic (EM) reliability issues on power/ground bumps, which were found to be three times higher than the EM limit allowed by design rules. This issue was mitigated by changing the bump material, but we also had to add more power/ground bumps and update the UCIe bump map to boost reliability and performance.



Fig. 16. Decoupling capacitor strategy for power delivery network.

Additionally, the UCIe spec supports clock-gating mode. Going from idle to mission mode introduces a worst-case dynamic current (di/dt), leading to significant voltage droop. This results in higher bit error because of a reduced timing and voltage margin. The most effective di/dt reduction approach is to rely on on-die or on-package decoupling capacitors to suppress the noise ripple. The decoupling cap strategy involves, from top to bottom (See Fig. 16-a), utilizing such as: A) on-package discrete de-coupling capacitors (OPD) typically in the µF range, B) in-package de-coupling capacitors, such as embedded deep trench capacitor (eDTC) on a Si-interposer with greater than 1000nF/mm<sup>2</sup> capacitance density, and C) On-die decoupling capacitors, which include super high-density MIM capacitors (SHDMIM) with a capacitance density of roughly 50 nF/mm<sup>2</sup>, and device capacitors with a capacitance density of around 10 nF/mm<sup>2</sup> [29] [49]. Capacitors located on or near the top dies exhibit lower series resistance but also have a lower capacitance density. As the distance from the top die increases, the series resistance also increases. Therefore, when determining the optimal decoupling capacitor strategy, one must consider various factors including technology, cost, area, and noise specifications.

Fig. 16-b shows an example of power impedance optimization and the voltage ripple analysis results [6] [49]. Different capacitors are utilized to suppress the power impedance in respective frequency range. OPD serves to enhance power impedance in the 1MHz~100MHz range. The on-die SHDMIM suppresses the high frequency part beyond 200MHz. And the additional in-package eDTC can further suppress the impedance to even lower frequency range as 40MHz. With eDTC, the voltage ripple was suppressed from 102.4mVpp to 32.07mVpp to be near the targeted 30mVpp specification.

Finally, if a system exceeds its voltage droop tolerance, a comprehensive system-level strategy must be implemented to meet the required low bit error rates. Potential solutions include:

a) Reducing di/dt through lane staggering, which involves transitioning lanes in and out of its idle-state

- one at a time. While this method can mitigate voltage droop, it has the drawback of increased link latency.
- b) Reducing di/dt by increasing the background current during clock-gating periods. This can be achieved by keeping some or all idle lanes active. Although effective, this approach results in higher power consumption [11].
- c) Reducing di/dt by lowering the operational data rate, which, while helpful in managing voltage droop, would lead to a degradation in system performance.

#### V. COMPREHENSIVE 3DIC DESIGN FLOW

As illustrated in Fig. 17-a, advanced packaging architecture encompasses a diverse array of package options. These options include varying the number of dies at each level and incorporating various passive devices such as Deep Trench Capacitors (DTC) and Integrated Passive Devices (IPD). The architecture also supports different types of horizontal connections, including silicon interposers and organic interposers, as well as various vertical connections like through silicon vias (TSV), through interposer vias (TIV), and through mold vias (TMV). Additionally, it offers multiple interface types, including advanced bonds, micro bumps, and C4 bumps, along with different stacking orientations such as face-down, face-up, face-to-face, and face-to-back.

The diverse range of packaging technology offerings within a single or multiple vendors, coupled with the numerous possible combinations, significantly complicates the design process. Additionally, different EDA tools are required for various physical integration and verification tasks, involving multiple IP and tool vendors. Current EDA tools, workflows, and methodologies has been evolving significantly to meet the demands of complex 3D integrations.

To address the challenges in 3D-IC design, the 3Dblox<sup>TM</sup> open standard [60] has been established and gained wide industry acceptance. As depicted in Fig. 17-a, 3Dblox<sup>TM</sup> introduces a modular approach, where each physical component within a 3D package is categorized and abstracted into specific modules. Designing a 3D system involves instantiating these modules to create interconnected objects using a high-level programming language, organized hierarchically, similar to traditional SoCs.

See Fig. 17-b for the key features of 3DBlox. To streamline the design process, we integrated assertions directly into the language, enabling a top-down, correct-by-construction design methodology. The hierarchical instantiation feature enhances the reuse of chiplets, promoting design efficiency. With major EDA vendors and semiconductor manufacturers adopting 3Dblox, chiplet integration has become more seamless and significantly more efficient, thanks to improved interoperability. This integration will further accelerate the development and maturity of the 3D-IC ecosystem.



Fig. 17. (a) Abundant Choices of 3DIC Architectures (b) 3Dblox unification infrastructure

#### VI. FUTURE DEVELOPMENT TREND





Fig. 18. (a) UCIe 2.0 bumpmap example (b) Modular design for Chiplet I/F.

# A. Design Modularization

Six UCIe form factors [11] have been defined for advanced packages supporting data rates from 4 to 32 Gbps. Fig.18 (a) shows one example of the form-factors. Given the various bump pitches, column numbers, data rates, and technology nodes, the development of intellectual property (IP) becomes a time-consuming and resource-intensive process. To mitigate this challenge, a modularization concept

and a compiler-compatible scheme, as illustrated in Fig. 18 (b), have been implemented.

In this approach, the die-to-die interconnect is segmented into repeatable blocks, such as IO lanes, and commonly shared blocks, including DLL, PLL, DCDL, and calibration circuits. Specific floorplan elements, such as clock trees, can be customized and compiled to meet different target specifications.





Fig. 19. Technology and bandwidth scaling (Note: P30/C16 refers to  $30\mu m$  bump pitch, UCIe 16-column form factor)

#### B. Bandwidth and Energy Efficiency Scaling

Bandwidth density and energy efficiency continue to be the focus for next generation chiplet interconnects.

The package bump pitch and technology nodes significantly impact bandwidth density. Fig. 19 illustrates the area bandwidth density trend based on our first-order estimate using realistic process and package technology scaling factors. To enhance bandwidth density, one can increase the link data rate and/or decrease interconnect bump pitch. However, higher data rates require stronger circuit driving strength and calibration, leading to larger circuit areas. Consequently, bump pitch may need to be adjusted. For instance, with N7 technology, a 45µm bump pitch (P45) supports 16Gbps, while 55µm (P55) and 65µm (P65) are needed for 24Gbps and 32Gbps, respectively, resulting in a decline in area bandwidth density beyond 16Gbps. In contrast, N4/N5 (4nm/5nm) technology supports increased bandwidth density with a data rate up to 24Gbps. N3 allows further bandwidth increase. Design and technology cooptimization will likely modify the trend line slightly, but in general, more advanced technologies like N3 (3nm) offer the benefit of achieving higher area/shoreline bandwidth density and energy efficiency [61].

Taking a different perspective on shoreline bandwidth density, the above study was based on UCIe bump map constraints, resulting in a higher data rate correlating with higher shoreline bandwidth density. This contrasts with the evaluation in [62], which uses pitch scaling in both the x and y directions. As the bump pitch scales down with the data rate while maintaining a bump-limited situation, the shoreline bandwidth density remains constant. In this context,



Fig. 20. Scaling for better energy efficiency [62]

lower data rates are expected to enhance energy efficiency due to reduced circuit complexity. Conversely, technology scaling can support more complex designs and increase the data rate for a given bump pitch, leading to enhancements in shoreline bandwidth (e.g., from 1.5 to 2 Tb/s/mm), as illustrated in Fig. 20.

# C. Bigger Systems

Due to reticle size limitations, the recent trend in AI/ML development is the scaling up at the wafer level (Fig. 21) [13] [14] [15]. By combining the solutions provided by 3DFabric (or equivalent), we can effectively utilize SoIC for integrating SRAM+CPU and HBM+GPU, LSI for integrating CPU+GPU (high density / near reach), LSI for integrating xPU to I/O die, passive LSI for eDTC (for onpackage decoupling for supply noise mitigation), and RDL for power delivery and longer reach data transfer at largescale integration. This wafer-level packaging alleviates the constraints imposed by reticle size limit, while necessitating network-on-wafer [13] [14] and heterogenous (serial and parallel) [18] or hybrid (optical and electrical) links [63] for efficient xPU to xPU inter-connections in the near future. Beyond wafer level packaging, fan-out panel-level packaging (FOPLP) [64] [65] is also on the horizon, promising higher packaging throughput, reduced costs, and potentially larger integrated systems at panel-level, where warpage control remains a significant challenge throughout the entire packaging process [66] [67].

In the meantime, the hunger for higher interconnect data bandwidth density continues, for instance, the UCIe Consortium is working on a 48/64Gbps proposal for interdie interconnect. For system scaling up and scaling out, on



Fig. 21. System-on-wafer scale up (source: TSMC).

package optical waveguide [68] and co-packaged optical engine [69] remain appealing to the industry.

Bigger systems necessitate vertical power delivery with integrated magnetic components for efficient voltage regulation [70] [71]. The larger-scale integration of CPU, GPU, HBM, SerDes, optical engines, and voltage regulators is a significant undertaking, surpassing some of the existing engineering feats [13] [14] [15]. Achieving this requires a collaborative effort across various industry partners to manage different aspects of technology stacks to achieve high performance while ensuring exceptional power efficiency, signal integrity, thermal management, and structural robustness.

As the chiplet ecosystem becomes more robust and 3D-IC design methodologies advance, new possibilities and greater innovations will emerge.

## ACKNOWLEDGMENT

The authors would like to express their gratitude for the insightful and regular discussions on 3D integration with King-Ho Tam, Homer Liu, S.J. Yang, Jim Chang, T.C. Huang, Sandeep Goel, Cheng-Hsiang Hsieh, Frank Lee, Carlos Diaz, Stefan Rusu, and L.C. Lu.

#### REFERENCES

- [1] D. Amodei and D. Hernandez, "AI and Compute," OpenAI, 2018.
- [2] J. Sevilla, L. Heim, A. Ho, T. Besiroglu, M. Hobbhahn and P. Villalobos, "Compute Trends Across Three Eras of Machine Learning," in 2022 International Joint Conference on Neural Networks (IJCNN), 2022.
- [3] A. J. Lohn and M. Musser, "AI and Compute: How Much Longer Can Computing Power Drive Artificial Intelligence Progress?," Center for Security and Emerging Technology (CSET) Issue Brief, 2022.

- [4] N. C. Thompson, K. Greenewald, K. Lee and G. F. Manso, "The Computational Limits of Deep Learning," arXiv:2007.05558v2, 2022
- [5] Y. J. Mii, "Semiconductor Innovations: from Device to System (TSMC)," in 2022 VLSI Symposium Plenary Session, 2022.
- [6] S. Li, "Advanced Packaging and 3D-IC Interconnections," in ISSCC Forum Transceivers for Exascale: Towards Thps/mm and subpJ/bit:, 2023.
- [7] B. Santo, "Chiplets: A Short History," 14 3 2021. [Online]. Available: https://www.eetimes.com/chiplets-a-short-history/.
- [8] A. Tirumala and R. Wong, "NVIDIA Blackwell Platform: Advancing Generative AI and Accelerated Computing," in *Hot Chips*, 2024.
- [9] R. Kaplan, "Intel Gaudi 3 AI Accelerator: Architected for Gen AI Training and Inference," in *Hot Chips*, 2024.
- [10] D. D. Sharma, "Universal chiplet interconnect express (UCIe): An open industry standard for innovations with chiplets at package level," *IEEE Transactions on Components, Packaging and Manufacturing Technology*, 2022.
- [11] "Universal Chiplet Interconnect Express (UCIe) Specification Revision 2.0.," 2024.
- [12] D. C. H. Yu, C.-T. Wang and H. Hsia, "Foundry Perspectives on 2.5D/3D Integration and Roadmap," in 2021 IEEE International Electron Devices Meeting (IEDM), 2021.
- [13] S. Lie, "Wafer-Scale AI: GPU Impossible Performance," in Hot Chips, 2024.
- [14] E. Talpes, D. D. Sarma, D. Williams, S. Arora, T. Kunjan, B. Floering, A. Jalote, C. Hsiong, C. Poorna, V. Samant, J. Sicilia, A. K. Nivarti, R. Ramachandran, T. Fischer and B. Herzberg, "The Microarchitecture of DOJO, Tesla's Exa-Scale Computer," in *Hot Chips*, 2023.
- [15] S.-R. Chun, T.-H. Kuo, H.-Y. Tsai, C.-S. Liu, C.-T. Wang, J.-S. Hsieh, T.-S. Lin, T. Ku and D. Yu, "InFO\_SoW (System-on-Wafer) for High Performance Computing," in *IEEE ECTC*, 2020.
- [16] S. S. Iyer, "Heterogeneous Integration for Performance and Scaling," IEEE Transactions on Components, Packaging and Manufacturing Technology, 2016.
- [17] A. B. Ahmed and A. B. Abdallah, "LA-XYZ: Low Latency, High Throughput Look-Ahead Routing Algorithm for 3D Network-on-Chip (3D-NoC) Architecture," in 2012 IEEE 6th International Symposium on Embedded Multicore SoCs, 2012.
- [18] Y. Feng, D. Xiang and K. Ma, "Heterogeneous Die-to-Die Interfaces: Enabling More Flexible Chiplet Interconnection Systems.," Proceedings of the 56th Annual IEEE/ACM International Symposium on Microarchitecture. 2023.
- [19] Y. Feng, D. Xiang and K. Ma, "A Scalable Methodology for Designing Efficient Interconnection Network of Chiplets," in 2023 IEEE International Symposium on High-Performance Computer Architecture (HPCA), 2023.
- [20] J. Yin, Z. Lin, O. Kayiran, M. Poremba, M. S. B. Altaf, N. E. Jerger and G. H. Loh, "Modular routing design for chiplet-based systems," in 2018 ACM/IEEE 45th Annual International Symposium on Computer Architecture (ISCA), 2018.
- [21] I. Lee, M. Cheong and S. Kang, "Highly Reliable Redundant TSV Architecture for Clustered Faults," *IEEE Transactions on Reliability*, 2019
- [22] T.-H. Wang, P.-Y. Chuang, F. Lorenzelli and E. J. Marinissen, "Test and Repair Improvements for UCIe," in 2024 IEEE European Test Symposium (ETS), 2024.
- [23] J. Lau, "Recent Advances and Trends in Advanced Packaging," IEEE Transactions on Components, Packaging and Manufacturing Technology, 2022.
- [24] R. Chaware, K. Nagarajan and S. Ramalingam, "Assembly and reliability challenges in 3D integration of 28 nm FPGA die on a large high density 65 nm passive interposer," *IEEE Transactions on Electron Devices*, 2012.
- [25] S. Hou, W. Chen, C. Hu, C. Chiu, K. Ting, T. Lin, W. Wei, W. Chiou, V. Lin, V. Chang, C. Wang and D. Yu, "Wafer-Level Integration of

- an Advanced Logic-Memory System Through the Second-Generation CoWoS Technology," *IEEE TRANSACTIONS ON ELECTRON DEVICES*, 2017.
- [26] Y.-H. Lin, M.C.Yew, M. Liu, S. Chen, T. Lai, P. Kavle, C. Lin, T. Fang, C. Chen, C. Yu, K. Lee, C. Hsu, P. Lin, F. Hsu and S.-P. Jeng, "Multilayer RDL Interposer for Heterogeneous Device and Module Integration," in *IEEE ECTC*, 2019.
- [27] M. Lin, M. Liu, H. Chen, S. Chen, M. Yew, C. Chen and S.-P. Jeng, "Organic Interposer CoWoS-R+ (plus) Technology," in *IEEE ECTC*, 2022.
- [28] Y.-C. Hu, Y.-M. Liang, H.-P. Hu, C.-Y. Tan, C.-T. Shen, C.-H. Lee and S. Hou, "CoWoS Architecture Evolution for Next Generation HPC on 2.5D System in Package," in *IEEE ECTC*, 2023.
- [29] S. Hou, H. Hsia, C. Tsai, K. Ting, T. Yu, Y. Lee, F. Chen, W. Chiou, C. Wang, C. Wu and D. Yu, "Integrated Deep Trench Capacitor in Si Interposer for CoWoS Heterogeneous Integration," in *IEEE IEDM*, 2019.
- [30] C. -F. Tseng, C. S. Liu, C. -H. Wu and D. Yu, "InFO (wafer level integrated fan-out) technology," in *IEEE ECTC*, 2016.
- [31] K. Kim and M.-j. Park, "Present and Future, Challenges of High Bandwith Memory (HBM)," in 2024 IEEE International Memory Workshop (IMW), 2024.
- [32] D. B. L. Yolanda, "Wafer to wafer bonding to increase memory density," in 2022 China Semiconductor Technology International Conference (CSTIC), 2022.
- [33] W. Gomes, A. Koker, P. Stover, D. Ingerly, S. Siers, S. Venkataraman, C. Pelto, T. Shah, A. Rao, F. O'Mahony, E. Karl, L. Cheney, I. Rajwani, H. Jain, R. Cortez, A. Chandrasekhar and Kanthi, "Ponte Vecchio: A Multi-Tile 3D Stacked Processor for Exascale Computing," in *IEEE ISSCC*, 2022.
- [34] J. Wuu, R. Agarwal, M. Ciraula, C. Dietz, B. Johnson, D. Johnson, R. Schreiber, R. Swaminathan, W. Walker and S. Naffziger, "3D V-Cache: the Implementation of a Hybrid-Bonded 64MB Stacked Cache for a 7nm x86-64 CPU," in *IEEE ISSCC*, 2022.
- [35] M.-F. Chen, F.-C. Chen, W.-C. Chiou and D. C. Yu, "System on Integrated Chips (SoIC(TM) for 3D Heterogeneous Integration," in *IEEE ECTC*, 2019.
- [36] G. Kuo, C.-Y. Chen, C.-C. Hsieh, C.-J. Lee, J. Wu, J. J. Cui, Y.-L. Kuo, C.-H. Tung, T. Ku, C.-H. Tsai, K.-C. Yee and D. C. Yu, "A Thermally Friendly Bonding Scheme for 3D System Integration," in *IEEE ECTC*, 2023.
- [37] H.-J. Chia, S.-P. Tai, J. J. Cui, C.-T. Wang, C.-H. Tung, K.-C. Yee and D. C. Yu, "Ultra High Density Low Temperature SoIC with Sub-0.5 μm Bond Pitch," in *IEEE ECTC*, 2023.
- [38] J. Lau, "State of the Art of Cu-Cu Hybrid Bonding," IEEE Transactions on Components, Packaging, and Manufacturing Technologies, 2024.
- [39] R. Mahajan, R. Sankman, N. Patel, D. Kim, K. Aygun, Z. Qian, Y. Mekonnen, I. Salama, S. Sharan, D. Iyengar and D. Mallik, "Embedded multi-die interconnect bridge (EMIB) A high-density, high-bandwidth packaging interconnect," 2016 IEEE 66th Electronic Components and Technology Conference (ECTC), 2016.
- [40] R. Swaminathan, M. J. Schulte, B. Wilkerson, G. H. Loh, A. Smith and N. James, "AMD InstinctTM MI250X Accelerator enabled by Elevated Fanout Bridge Advanced Packaging Architecture," in 2023 IEEE Symposium on VLSI Technology and Circuits, 2023.
- [41] D. Tonietto, "The Future of Short Reach Interconnect," in IEEE ESSCIRC, 2022.
- [42] G. Gangasani, "A 1.6Tb/s Chiplet over XSR-MCM Channels using 113Gb/s PAM-4 Transceiver with Dynamic Receiver-Driven Adaptation of TX-FFE and Programmable Roaming Taps in 5nm CMOS," in *IEEE ISSCC*, 2022.
- [43] A. Tirumala and R. Wong, "NVIDIA Blackwell Platform: Advancing Generative AI and Accelerated Computing," in *Hot Chips*, 2024.
- [44] A. Smith and V. Alla, "AMD Instinct MI300X Generative AI Accelerator and Platform Architecture," in Hot Chips, 2024.
- [45] C. Liu, J. Botimer and Z. Zhang, "A 256Gb/s/mm-shoreline AIB-Compatible 16nm FinFET CMOS Chiplet for 2.5D Integration with

- Stratix 10 FPGA on EMIB and Tiling on Silicon Interposer," in *IEEE CICC*, 2021.
- [46] S. Ardalan, R. Farjadrad, M. Kuemerle, K. Poulton, S. Subramaniam and B. Vinnakota, "An open inter-chiplet communication link: Bunch of wires (BoW)," in *IEEE Micro*, 2020.
- [47] "OpenHBI Specification Version 1.0," Open Compute Project, 2021.
- [48] M.-S. Lin, T.-C. Huang, C.-C. Tsai, K.-H. Tam and C.-H. Hsieh, "A 7nm 4GHz Arm®-core-based CoWoS® Chiplet Design for High Performance Computing," *IEEE Journal of Solid-State Circuits*, 2020.
- [49] S. Li, M.-S. Lin, W.-C. Chen and C.-C. Tsai, "Interconnect in the Era of 3DIC," IEEE CICC, 2022.
- [50] Z. Pan, X. Li, W. Hao, R. Miao, Z. Yue and A. Wang, "Challenges: ESD Protection for Heterogeneously Integrated SoICs in Advanced Packaging," *Electronics*, 2024.
- [51] X. Wang, Y. Yang, D. Chen and D. Li, "Intelligent Design Method of Thermal Through Silicon via for Thermal Management of Chiplet-Based System," *IEEE Transactions on Electron Devices*, 2023.
- [52] A. K. Coskun, J. L. Ayala, D. Atienza, T. S. Rosing and Y. Leblebici, "Dynamic thermal management in 3D multicore architectures," in 2009 Design, Automation & Test in Europe Conference & Exhibition, 2009.
- [53] T.-Y. Ho and etc, "The Dawn of AI-Native EDA: Opportunities and Challenges of Large Circuit Models," https://doi.org/10.48550/arXiv.2403.07257, 2024.
- [54] Y. Nishi, "A 0.190-pJ/bit 25.2-Gb/s/wire inverter-based AC-coupled transceiver for short-reach die-to-die interfaces in 5-nm CMOS," *IEEE Journal of Solid-State Circuits*, 2024.
- [55] E. Yeung and M. Horowitz, "A 2.4 Gb/s/pin simultaneous bidirectional parallel link with per-pin skew compensation," *IEEE Journal of Solid-State Circuits*, 2000.
- [56] Y. Nishi, J. W. Poulton, W. J. Turner, X. Chen, S. Song, B. Zimmer and S. G. Tell, "A 0.297-pJ/bit 50.4-Gb/s/wire inverter-based shortreach simultaneous bi-directional transceiver for die-to-die interface in 5-nm CMOS," *IEEE Journal of Solid-State Circuits*, 2023.
- [57] "Serial Interface for Data Converters: JESD204D," JEDEC Standards, 2023.
- [58] P. Shivakumar, S. Keckler, C. Moore and D. Burger, "Exploiting microarchitectural redundancy for defect tolerance," in *Proceedings* 21st International Conference on Computer Design, 2003.
- [59] J. Srinivasan, S. Adve, P. Bose and J. Rivers, "The case for lifetime reliability-aware microprocessors," in ISCA, 2004.
- [60] J. Chang, "3Dblox: Unleash the Ultimate 3DIC Design Productivity," in *International Symposium on Physical Design*, 2024.
- [61] M. Lin, C. Tsai, S. Li, T. Huang, W. Huang, K. Huang, Y. Chen, A. Liu, Y. Huang, J. Wang and Y. SC, "A 0.296pJ/bit 17.9Tb/s/mm2 Die-to-Die Link in 5nm/6nm FinFET on a 9μm-Pitch 3D Package Achieving 10.24Tb/s Bandwidth at 16Gb/s PAM-4," in 2024 IEEE Symposium on VLSI Technology and Circuits, 2024.
- [62] W. Turner, J. Poulton, Y. Nishi, X. Chen, B. Zimmer, S. Song, J. Wilson, B. Dally and T. Gray, "Leveraging Micro-Bump Pitch Scaling to Accelerate Interposer Link Bandwidths for Future High-Performance Compute Applications," in *IEEE CICC*, 2024.
- [63] Y. Safari, R. Mohammadrezaee, D. A. Saleh and B. Vaisband, "Hybrid Interconnect Infrastructure for Inter-Chiplet," in 2024 IEEE 74th Electronic Components and Technology Conference (ECTC), 2024
- [64] T. Braun, K.-F. Becker, S. Voges, T. Thomas, R. Kahle, V. Bader, J. Bauer, R. Aschenbrenner and K.-D. Lang, "Challenges and Opportunities for Fan-out Panel Level Packing (FOPLP)," in 2014 9th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 2014.
- [65] J. Lau, "Patent issues of embedded fan-out wafer/panel level packaging," in 2016 China Semiconductor Technology International Conference (CSTIC), 2016.
- [66] T. Braun, O. Hölck, M. Obst, M. Adler, S. Voges, K.-F. Becker, R. Aschenbrenner, M. Voitel, M. Dreissigacker and M. Schneider-

- Ramelow, "How to Manipulate Warpage in Fan-out Wafer and Panel Level Packaging," in 2024 IEEE 74th Electronic Components and Technology Conference (ECTC), 2024.
- [67] C.-C. Lee, C.-P. Chang, C.-Y. Chen, H.-C. Lee and G. C.-F. Chen, "Warpage Estimation and Demonstration of Panel-Level Fan-Out Packaging With Cu Pillars Applied on a Highly Integrated Architecture," *IEEE Transactions on Components, Packaging and Manufacturing Technology*, 2023.
- [68] N. Harris, "Passage-A Wafer-Scale, Programmable Photonic Communication Substrate," in *Hot Chips*, 2022.
- [69] P. Maniotis and D. M. Kuchta, "Exploring the benefits of using copackaged optics in data center and AI supercomputer networks: a simulation-based analysis," *Journal of Optical Communications and Networking*, 2024.
- [70] K. Zhang, "Semiconductor Industry: Present & Future," in IEEE ISSCC, 2024.
- [71] S. Li, "Power Delivery for High-speed Die to Die Interconnects and Future 3D-ICs," in APEC, 2024.



Shenggao Li (S'97–M'00–SM'05) received his B.S. degree in automatic control from Northwestern Polytechnical University, Xi'an, China, in 1994, his M.S. degree in automation from Tsinghua University, Beijing, China, in 1997, and his Ph.D. degree in electrical engineering from Ohio State University, Columbus, OH, USA, in 2000.

He is currently with TSMC as a director of the Mixed-signal and RF Solutions Division, leading the high-speed SerDes, chiplet interconnects for 3D and photonic integrations, RF/mmWave, high-speed data converters, and foundational analog design and technology co-optimization from N5 to A14. Prior to this, he was with Intel, Santa Clara, USA, as a principal engineer, section manager, and director of IP/SoC strategy, where he led the 10GE and PCIe Gen3/4/5, and QPI/UPI/CXL PHY development for multiple generations of high-performance computing CPU products, from 2007-2020. He was a founding member, senior principal engineer and director of engineering with Mobert Semiconductor, an RFIC start-up based in Silicon Valley and Shanghai, between 2006 and 2007. From 2000 to 2006, he worked in the communication division at Intel as an analog design engineer and project manager on wireless transceivers (BT/GSM), optical transceivers (OC192), and SerDes IPs (XFI, XAUI).

Dr. Li is a working group co-chair for the UCIe Consortium on chiplet interconnect standards, and a TPC member for the Custom Integrated Circuits Conference since 2021 as co-chair of the wireline subcommittee in 2025 and chair of the sponsorship subcommittee in 2023 and 2024. Dr. Li has published 30+ journal/conference papers, including JSSC, ISSCC, ASSCC, CICC, and VLSI, and served as an invited speaker on chiplet interconnects and advanced packaging technologies. He holds 50+ patents in the field of high-speed communication and 3D integrations.



**Mu-Shan Lin** was born in Taiwan in 1979. He received his master's degree in electronics engineering from National Chiao Tung University in 2004.

He has since dedicated his career to circuit design at Taiwan Semiconductor Manufacturing Company (TSMC) in Hsinchu, Taiwan. Mu-Shan specializes in high-speed SerDes (56/112Gbps) and equalization

development, DDR-PHY design, and parallel-bus forwarded-clock and low-swing interconnects for 2.5D/3D-IC package applications. Currently, he serves as the Technical Manager of the Advanced Connectivity Department at TSMC. His expertise is recognized through numerous IEEE publications, including contributions to ASSC, VLSI, JSSC, and HotChip conferences, and he holds several patents in collaboration with TSMC.



**Wei-Chih Chen** was born in Keelung, Taiwan, R.O.C., in 1980. He received his master's degree in electronics engineering from National Chiao Tung University, Hsinchu, Taiwan, in 2002.

He is currently a manager in the Advanced Connectivity Department at TSMC, where he focuses on the design of high-speed SerDes transceivers and chiplet

heterogeneous integration. He has made significant contributions to PHY standards, particularly in link jitter analysis, clocking architectures,

equalization techniques, and channel modeling. His research interests include low-power, high-speed wireline interfaces and high-throughput dieto-die interfaces. He has published several papers in IEEE conferences such as VLSI, JSSC, CICC, and ISSCC, and he holds multiple patents with TSMC.



**Chien-Chun Tsai** received his master's degree in electrical engineering from National Taiwan University, Taiwan, in 1996.

He has worked as a design engineer at TSMC in Hsinchu, Taiwan, from November 1998 to the present. Over the years, his responsibilities have included standard cell design, standard I/O, ESD, specialty I/O,

high-speed SerDes, and chiplet interface design. He is currently the department manager of Advanced Connectivity Taiwan (ACT) at TSMC, focusing on SerDes and 2.5D/3D IC chiplet interface PHY development.