

# Caliptra Integration Specification vo.8

# **CONTRIBUTORS**

Caliptra Consortium

# **REVISION HISTORY**

| Date       | Revision # | Description                                                                               |
|------------|------------|-------------------------------------------------------------------------------------------|
| 6/20/2022  | V0.1       | Initial draft                                                                             |
| 11/11/2022 | V0.5       | Updated SOC interface                                                                     |
| 4/10/2023  | V0.8       | Stabilize interface definitions Add SRAM parameterization requirements Add TRNG Req API   |
| 6/20/2023  |            | Add: Example SRAM Machine Check Reliability Integration Add: CDC Constraints Add: DC Data |
| 9/6/2023   |            | Update Mailbox protocol flowcharts                                                        |

# **Table of Contents**

| 1           | Scop  | ppe                                                                      |    |  |  |  |  |
|-------------|-------|--------------------------------------------------------------------------|----|--|--|--|--|
| 2           | Over  | view                                                                     | 8  |  |  |  |  |
|             | 2.1   | Acronyms and Abbreviations                                               | 8  |  |  |  |  |
|             | 2.2   | Requirements Terminology                                                 | 8  |  |  |  |  |
|             | 2.3   | References / Related Specifications                                      | 8  |  |  |  |  |
| 3           | DC D  | ata                                                                      | 9  |  |  |  |  |
| 4           | Block | Diagram                                                                  | 10 |  |  |  |  |
|             | 4.1   | Boot Media Dependent (Passive) vs Boot Media Integrated (Active) Profile | 10 |  |  |  |  |
| 5           | SOCI  | nterface Definition                                                      | 11 |  |  |  |  |
|             | 5.1   | Block Diagram                                                            | 11 |  |  |  |  |
|             | 5.2   | Integration Parameters                                                   | 11 |  |  |  |  |
|             | 5.3   | Interface                                                                | 12 |  |  |  |  |
|             | 5.4   | Architectural Registers and Fuses                                        | 17 |  |  |  |  |
|             | 5.5   | Fuses                                                                    | 17 |  |  |  |  |
|             | 5.6   | Interface Rules                                                          | 18 |  |  |  |  |
|             | 5.6.1 | Reset Rules and Timing Diagram                                           | 18 |  |  |  |  |
|             | 5.6.2 | APB arbitration                                                          | 18 |  |  |  |  |
|             | 5.6.3 | Undefined address accesses                                               | 18 |  |  |  |  |
|             | 5.6.4 | Undefined mailbox usages                                                 | 19 |  |  |  |  |
|             | 5.6.5 | Straps                                                                   | 19 |  |  |  |  |
|             | 5.6.6 | Deobfuscation Key                                                        | 19 |  |  |  |  |
|             | 5.7   | Late Binding Interface Signals                                           | 19 |  |  |  |  |
| 6           | SOC I | nterface Operation                                                       | 20 |  |  |  |  |
|             | 6.1   | Boot FSM                                                                 | 20 |  |  |  |  |
|             | 6.2   | SoC Access Mechanism                                                     | 20 |  |  |  |  |
| 6.3 Mailbox |       | Mailbox                                                                  | 21 |  |  |  |  |
|             | 6.4   | Sender Protocol                                                          | 22 |  |  |  |  |
|             | 6.5   | Receiver Protocol                                                        | 24 |  |  |  |  |
|             | 6.6   | Mailbox Arbitration                                                      | 26 |  |  |  |  |
|             | 6.7   | MAILBOX PAUSER Attribute Register                                        | 26 |  |  |  |  |
|             | 6.8   | Caliptra Mailbox Protocol                                                | 26 |  |  |  |  |
|             | 6.9   | Caliptra Mailbox Errors                                                  | 27 |  |  |  |  |

| 7 SO  | C SHA Acceleration Block                           | 28 |
|-------|----------------------------------------------------|----|
| 7.1   | Overview                                           | 28 |
| 7.2   | SoC Sender Protocol                                | 29 |
| 8 TRI | NG REQ HW API                                      | 29 |
| 9 SRA | AM Implementation                                  | 29 |
| 9.1   | Overview                                           | 29 |
| 9.2   | RISC-V Internal Memory Export                      | 30 |
| 9.3   | SRAM timing behavior                               | 30 |
| 9.4   | SRAM parameterization                              | 30 |
| 0     |                                                    | 31 |
| 9.5   | Example SRAM Machine Check Reliability Integration | 31 |
| •     | Error Detection and Logging                        | 32 |
| •     | Error Injection                                    | 32 |
| •     | Caliptra Error/Recovery Flow                       | 33 |
| 10    | SOC Integration Requirements                       | 34 |
| 11    | FAQ                                                | 38 |
| 12    | CDC Analysis and Constraints                       | 38 |
| 12.1  | Analysis of Missing Synchronizers                  | 38 |
| 12.2  | CDC Analysis Conclusions                           | 39 |
| 12.3  | CDC Constraints                                    | 39 |
| 13    | LINT Rules                                         | 40 |
| 12    | 1.1 Recommended LINT Rules                         | 40 |

# Table of Figures

| 10 |
|----|
| 11 |
| 20 |
| 23 |
| 25 |
| 30 |
| 32 |
|    |

# Table of Tables

| Table 1: Acronyms and Abbreviations                | 8  |
|----------------------------------------------------|----|
| Table 2: Related Specifications                    | 8  |
| Table 3: Integration Parameters                    | 11 |
| Table 4: Interface Signals                         | 12 |
| Table 5: GENERIC_INPUT_WIRES function binding      | 19 |
| Table 6: PAUSER Register Definition                | 26 |
| Table 7: Mailbox Protocol Error Trigger Conditions | 28 |
| Table 8: SRAM Parameterization                     | 31 |
| Table 9: SOC Integration Requirements              | 34 |
| Table 10: Recommended Lint Rules                   | 40 |

# 1 Scope

The objective of this document is to describe the Caliptra hardware implementation requirements and details, and any pertinent release notes. This document is intended for a high-level overview of the IP used in Caliptra.

This document is not intended for any micro-architectural design specifications. Detailed information on each of the IP components are shared in individual documents, where applicable.

## 2 Overview

This document contains high level information on the Caliptra HW design. The details include open-source IP information, configuration settings for open-source IP (if applicable) and IP written specifically for Caliptra.

#### 2.1 Acronyms and Abbreviations

For the purposes of this document, the following abbreviations apply:

| Abbreviation | Description                                 |
|--------------|---------------------------------------------|
|              | •                                           |
| АНВ          | AMBA Advanced High-Performance Bus          |
| APB          | AMBA Advanced Peripheral Bus                |
| AES          | Advanced Encryption Standard                |
| ECC          | Elliptic Curve Cryptography                 |
| RISC         | Reduced Instruction Set Computer            |
| SHA          | Secure Hashing Algorithm                    |
| SPI          | Serial Peripheral Interface                 |
| UART         | Universal Asynchronous Receiver Transmitter |

Table 1: Acronyms and Abbreviations

# 2.2 Requirements Terminology

The key words "MUST", "MUST NOT", "REQUIRED", "SHALL", "SHALL NOT", "SHOULD", "SHOULD NOT", "RECOMMENDED", "NOT RECOMMENDED", "MAY", and "OPTIONAL" in this document are to be interpreted as described in [BCP 14] [RFC2119] [RFC8174] when, and only when, they appear in all capitals, as shown here.

#### 2.3 References / Related Specifications

The blocks described in this document are either obtained from open-source GitHub repositories, developed from scratch, or modification of open-source implementations. Links to relevant documentation and GitHub sources will be shared in this section.

| IP/Block   | GitHub URL                | Documentation | Link                           |
|------------|---------------------------|---------------|--------------------------------|
| Cores-VeeR | <u>GitHub -</u>           | VeeR EL2      | chipsalliance/Cores-VeeR-EL2 · |
|            | chipsalliance/Cores-VeeR- | Programmer's  | <u>GitHubPDF</u>               |
|            | EL2                       | Reference     |                                |
|            |                           | Manual        |                                |

Table 2: Related Specifications

| AHB Lite Bus      | aignacio/ahb lite bus: AHB Bus lite v3.0                                                         | AHB Lite Protocol | ahb lite bus/docs at master · aignacio/ahb lite bus (github.com)                       |  |
|-------------------|--------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------|--|
|                   | (github.com)                                                                                     | Figure 2          | ahb lite bus/diagram ahb bus.pn<br>g at master · aignacio/ahb lite bus<br>(github.com) |  |
| SHA 256           | secworks/sha256: Hardware implementation of the SHA-256 cryptographic hash function (github.com) |                   |                                                                                        |  |
| SHA 512           |                                                                                                  |                   |                                                                                        |  |
| SPI<br>Controller | https://github.com/pulp-<br>platform/axi spi master                                              |                   |                                                                                        |  |

# 3 DC Data

| IP Name          | Date      | Path Group           | Target Freq | QoR WNS | QoR Achieveable Freq |
|------------------|-----------|----------------------|-------------|---------|----------------------|
|                  |           | CALIPTRACLK          | 500MHz      | -15.93  | 496MHz               |
|                  |           | JTAG_TCK             | 100MHz      | 4606.5  | 100MHz               |
|                  |           | clock_gating_default | 500MHz      | 26.56   | 500MHz               |
|                  |           | io_to_io             | 500MHz      | -599.82 | 385MHz               |
|                  |           | io_to_flop           | 500MHz      | 0.25    | 500MHz               |
| CALIPTRA_WRAPPER | 6/15/2023 | flop_to_io           | 500MHz      | -627.58 | 381MHz               |

| IP Name              | Date          | Stdcell<br>Area | Macro<br>Area | Memory<br>Area | Total Area | Flop<br>Count | No Clock<br>Regs/Pins<br>Count | FM<br>Status | FM Eqv<br>Pts | FM Non-<br>Eqv Pts | FM<br>Abort<br>Pts | FM FM<br>Non-Comp<br>Pts |
|----------------------|---------------|-----------------|---------------|----------------|------------|---------------|--------------------------------|--------------|---------------|--------------------|--------------------|--------------------------|
|                      |               |                 |               |                |            |               |                                |              |               |                    |                    |                          |
|                      |               |                 |               |                |            |               |                                |              |               |                    |                    |                          |
| CALIPTRA_<br>WRAPPER | 6/15/2<br>023 |                 | 5948          | 186520         | 268224     | 37483         | 0                              | FAILED       | 133398        | 71                 | 0                  | 0                        |

# 4 Block Diagram

Caliptra top-level block diagram is shown in the figure below.



Figure 1: Caliptra Block Diagram

# 4.1 Boot Media Dependent (Passive) vs Boot Media Integrated (Active) Profile

In passive profile, none of the IOs in the peripherals are active. This will be an integration time parameter passed to the HW which is exposed to ROM. Please see boot flows to see the difference in the HW/ROM behavior for passive profile vs active profile.

From SOC integration POV, peripheral IOs can be tied off appropriately for passive profile at SOC integration time.

# 5 SOC Interface Definition

# 5.1 Block Diagram



Figure 2: SoC Interface Block Diagram

# 5.2 Integration Parameters

Table 3: Integration Parameters

| Parameter Name       | Width         | Description                                    |
|----------------------|---------------|------------------------------------------------|
| APB_ADDR_WIDTH       | 32            | Width of the APB Address field. Default to 32. |
| APB_DATA_WIDTH       | 32            | Width of the APB Data field Default to 32.     |
| APB_USER_REQ_WIDTH   | <todo></todo> | Width of the APB PAUSER field                  |
| ENABLE_INTERNAL_TRNG | 1             | Enable Internal TRNG. Default to 0.            |
|                      |               | 1'b0: External TRNG Source                     |

|                             |           | 1'b1: Internal TRNG Source                          |
|-----------------------------|-----------|-----------------------------------------------------|
| CPTRA_SET_MBOX_PAUSER_INTEG | 5         | Each bit hardcodes the valid PAUSER for mailbox at  |
|                             |           | integration time                                    |
| CPTRA_MBOX_VALID_PAUSER     | [4:0][31: | Each parameter corresponds to a hardcoded valid     |
|                             | 0]        | PAUSER value for mailbox, set at integration time.  |
|                             |           | Must set above parameter for corresponding valid    |
|                             |           | pauser to be used.                                  |
| CPTRA_DEF_MBOX_VALID_PAUSER | 32        | Sets the default valid PAUSER for mailbox accesses. |
|                             |           | This PAUSER is valid as long as any VALID_PAUSER    |
|                             |           | are unlocked or not set by INTEG parameter.         |
| CPTRA_SET_FUSE_PAUSER_INTEG | 1         | Sets the valid PAUSER for fuse accesses at          |
|                             |           | integration time.                                   |
| CPTRA_FUSE_VALID_PAUSER     | 32        | Overrides the programmable valid PAUSER for fuse    |
|                             |           | accesses when CPTRA_SET_FUSE_PAUSER_INTEG is        |
|                             |           | set to 1                                            |

# 5.3 Interface

Table 4: Interface Signals

| Signal Name   | Width | Driver  Clocks ar | Synchronous (as viewed from Caliptra's boundary) d Resets         | Description                                                                   |  |  |
|---------------|-------|-------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|
| cptra_pwrgood | 1     | Input             | Asynchronous<br>Assertion<br>Synchronous<br>deassertion to<br>clk | Active high power good indicator de-assertion will hard reset Caliptra        |  |  |
| cptra_rst_b   | 1     | Input             | Asynchronous<br>Assertion<br>Synchronous<br>deassertion to<br>clk | Active low asynchronous reset                                                 |  |  |
| clk           | 1     | Input             |                                                                   | Convergence & Validation done at 400MHz. All other frequencies are upto user. |  |  |
| APB Interface |       |                   |                                                                   |                                                                               |  |  |
| PADDR         | 32    | Input             | Synchronous<br>to clk                                             | Address bus                                                                   |  |  |
| PPROT         | 3     | Input             | Synchronous<br>to clk                                             | Protection level                                                              |  |  |

| PSEL            | 1         | Input         | Synchronous           | Select line                      |  |
|-----------------|-----------|---------------|-----------------------|----------------------------------|--|
|                 | _         |               | to clk                | 56.6535                          |  |
| PENABLE         | 1         | Input         | Synchronous           | Indicates the second and         |  |
|                 |           |               | to clk                | subsequent cycles                |  |
| PWRITE          | 1         | Input         | Synchronous           | Indicates write access when      |  |
|                 |           |               | to clk                | high read when low               |  |
| PWDATA          | 32        | Input         | Synchronous           | Write data bus                   |  |
|                 |           |               | to clk                |                                  |  |
| PAUSER          | APB_USER_ | Input         | Synchronous           | User request attributes          |  |
|                 | REQ_WIDT  |               | to clk                |                                  |  |
|                 | Н         |               |                       |                                  |  |
| PREADY          | 1         | Output        | Synchronous           | Used to extend an APB transfer   |  |
|                 |           |               | to clk                | by completer                     |  |
| PRDATA          | 32        | Output        | Synchronous           | Read data bus                    |  |
| DCIVEDD         | 1         | Output        | to clk                | Transfer error                   |  |
| PSLVERR         | 1         | Output        | Synchronous<br>to clk | Transfer error                   |  |
|                 |           | QSPI In       |                       |                                  |  |
|                 |           | Q3PI III      | terrace               |                                  |  |
| qspi_clk_o      | 1         | Output        |                       | QSPI clock                       |  |
| qspi_cs_no      | 2         | Output        | Synchronous           | QSPI chip select                 |  |
|                 |           |               | to qspi_clk_o         |                                  |  |
| qspi_d_i        | 4         | Input         | Synchronous           | QSPI data lanes for receiving    |  |
|                 |           |               | to qspi_clk_o         | data                             |  |
| qspi_d_o        | 4         | Output        | Synchronous           | QSPI data output lanes for       |  |
|                 |           |               | to qspi_clk_o         | transmitting opcode, address     |  |
| qspi_d_en_o     | 4         | Output        | Synchronous           | QSPI enable pins to control      |  |
|                 |           |               | to qspi_clk_o         | data direction                   |  |
|                 |           |               |                       |                                  |  |
|                 |           | Mailbox No    | ntifications          |                                  |  |
|                 |           | IVIAIIDOX IVI | Juncations            |                                  |  |
| ready_for_fuses | 1         | Output        | Synchronous           | Indicates that Caliptra is ready |  |
|                 |           |               | to clk                | for fuse programming             |  |
| ready_for_fw_p  | 1         | Output        | Synchronous           | Indicates that Caliptra is ready |  |
| ush             |           |               | to clk                | for firmware                     |  |
| ready_for_runti | 1         | Output        | Synchronous           | Indicates that Caliptra FW is    |  |
| me              |           |               | to clk                | ready for RT flows               |  |
| mailbox_data_a  | 1         | Output        | Synchronous           | Indicates that the mailbox has   |  |
| vail            |           |               | to clk                | data for SoC to read (reflects   |  |
|                 |           |               |                       | the value of the register)       |  |
| mailbox_flow_d  | 1         | Output        | Synchronous           | Indicates that the mailbox flow  |  |
| one             |           |               | to clk                | is complete (reflects the value  |  |
|                 |           | CDASS         |                       | of the register)                 |  |
| SRAM Interface  |           |               |                       |                                  |  |

| mbox_sram_cs          | 1                                            | Output | Synchronous           | Chip select for mbox SRAM  |  |
|-----------------------|----------------------------------------------|--------|-----------------------|----------------------------|--|
|                       |                                              |        | to clk                |                            |  |
| mbox_sram_we          | 1                                            | Output | Synchronous<br>to clk | Write enable for mbox SRAM |  |
| mbox_sram_add<br>r    | MBOX_ADD<br>R_W                              | Output | Synchronous<br>to clk | Addr lines for mbox SRAM   |  |
| mbox_sram_wd<br>ata   | MBOX_DAT<br>A_W                              | Output | Synchronous<br>to clk | Write data for mbox SRAM   |  |
| mbox_sram_rda<br>ta   | MBOX_DAT<br>A_W                              | Input  | Synchronous<br>to clk | Read data for mbox SRAM    |  |
| imem_cs               | 1                                            | Output | Synchronous<br>to clk | Chip select for imem SROM  |  |
| imem_addr             | IMEM_ADD<br>R_WIDTH                          | Output | Synchronous<br>to clk | Addr lines for imem SROM   |  |
| imem_rdata            | IMEM_DAT<br>A_WIDTH                          | Input  | Synchronous<br>to clk | Read data for imem SROM    |  |
| iccm_clken            | ICCM_NUM<br>_BANKS                           | Input  | Synchronous<br>to clk | Per-bank clock enable      |  |
| iccm_wren_ban<br>k    | ICCM_NUM<br>_BANKS                           | Input  | Synchronous<br>to clk | Per-bank write enable      |  |
| iccm_addr_bank        | ICCM_NUM<br>_BANKS x<br>(ICCM_BITS<br>-4)    | Input  | Synchronous<br>to clk | Per-bank address           |  |
| iccm_bank_wr_<br>data | ICCM_NUM<br>_BANKS x<br>39                   | Input  | Synchronous<br>to clk | Per-bank input data        |  |
| iccm_bank_dout        | ICCM_NUM<br>_BANKS x<br>39                   | Output | Synchronous<br>to clk | Per-bank output data       |  |
|                       |                                              |        | Synchronous<br>to clk |                            |  |
| dccm_clken            | DCCM_NU<br>M_BANKS                           | Input  | Synchronous<br>to clk | Per-bank clock enable      |  |
| dccm_wren_ban<br>k    | DCCM_NU<br>M_BANKS                           | Input  | Synchronous<br>to clk | Per-bank write enable      |  |
| dccm_addr_ban<br>k    | DCCM_NU<br>M_BANKS x<br>(DCCM_BIT<br>S-4)    | Input  | Synchronous<br>to clk | Per-bank address           |  |
| dccm_wr_data_<br>bank | DCCM_NU<br>M_BANKS x<br>DCCM_FDA<br>TA_WIDTH | Input  | Synchronous<br>to clk | Per-bank input data        |  |

| dccm_bank_dou    | DCCM NU   | Output       | Synchronous           | Per-bank output data                                           |  |  |  |  |
|------------------|-----------|--------------|-----------------------|----------------------------------------------------------------|--|--|--|--|
| t                | M BANKS x | σατρατ       | to clk                | Ter barn output data                                           |  |  |  |  |
|                  | DCCM FDA  |              |                       |                                                                |  |  |  |  |
|                  | TA_WIDTH  |              |                       |                                                                |  |  |  |  |
|                  | _         | JTAG In      | terface               |                                                                |  |  |  |  |
| jtag_tck 1 input |           |              |                       |                                                                |  |  |  |  |
| jtag_tms         | 1         | input        | Synchronous           |                                                                |  |  |  |  |
|                  |           |              | to tck                |                                                                |  |  |  |  |
| jtag_tdi         | 1         | input        | Synchronous           |                                                                |  |  |  |  |
|                  |           |              | to tck                |                                                                |  |  |  |  |
| jtag_trst_n      | 1         | input        | Async                 |                                                                |  |  |  |  |
|                  |           |              | Deassertion           |                                                                |  |  |  |  |
|                  |           |              | Assertion             |                                                                |  |  |  |  |
|                  |           |              | Synchronous           |                                                                |  |  |  |  |
| itag tdo         | 1         | output       | to tck                |                                                                |  |  |  |  |
| jtag_tdo         | 1         | output       | Synchronous<br>to tck |                                                                |  |  |  |  |
|                  |           | UART Ir      |                       |                                                                |  |  |  |  |
| uart_tx          | 1         | output       |                       | UART transmit pin                                              |  |  |  |  |
| uart_rx          | 1         | input        |                       | UART receive pin                                               |  |  |  |  |
| _                |           | Security and | Misc Signals          | ·                                                              |  |  |  |  |
| CPTRA_OBF_KEY    | 256       | Input Strap  | Asynchronous          | Obfuscation key to be driven                                   |  |  |  |  |
|                  |           |              |                       | by SOC at integration time                                     |  |  |  |  |
|                  |           |              |                       | (ideally just before tape-in and                               |  |  |  |  |
|                  |           |              |                       | the knowledge of this key must                                 |  |  |  |  |
|                  |           |              |                       | be protected unless PUF is                                     |  |  |  |  |
|                  |           |              |                       | driving this). The key will be                                 |  |  |  |  |
|                  |           |              |                       | latched by Caliptra on caliptra                                |  |  |  |  |
|                  |           |              |                       | powergood deassertion. It is cleared after its use and can     |  |  |  |  |
|                  |           |              |                       | only re-latched on a power                                     |  |  |  |  |
|                  |           |              |                       | cycle (powergood deassertion                                   |  |  |  |  |
|                  |           |              |                       | to assertion)                                                  |  |  |  |  |
| SECURITY_STAT    | 3         | Input Strap  | Synchronous           | Security state that Caliptra                                   |  |  |  |  |
| E                |           |              | to clk                | should take (eg.                                               |  |  |  |  |
|                  |           |              |                       | Manufacturing, Secure,                                         |  |  |  |  |
|                  |           |              |                       | Unsecure etc.); Latched by                                     |  |  |  |  |
|                  |           |              |                       | Caliptra on                                                    |  |  |  |  |
|                  |           |              |                       | cptra_noncore_rst_b                                            |  |  |  |  |
|                  |           |              |                       | deassertion. Any time the state                                |  |  |  |  |
|                  |           |              |                       | changes to debug mode, all                                     |  |  |  |  |
|                  |           |              |                       | keys/assets/secrets stored in                                  |  |  |  |  |
|                  |           |              |                       | fuses or key vault are cleared and cryptos are also flushed if |  |  |  |  |
|                  |           |              |                       | they were being used.                                          |  |  |  |  |
| scan_mode        | 1         | Input Strap  | Synchronous           | Needs to be set before                                         |  |  |  |  |
| 55an_m5ac        |           | pac strup    | to clk                | entering scan mode (this is a                                  |  |  |  |  |
|                  |           |              | to one                | chicaning scall inload (tills is a                             |  |  |  |  |

|                          |    |             |                       | separate signal than scan chain                               |
|--------------------------|----|-------------|-----------------------|---------------------------------------------------------------|
|                          |    |             |                       | enable that goes into scan                                    |
|                          |    |             |                       | cells). This allows Caliptra to                               |
|                          |    |             |                       | flush any assets/secrets                                      |
|                          |    |             |                       | present in key vault & flops if                               |
|                          |    |             |                       | the transition is happening from secure state.                |
| GENERIC_INPUT            | 64 | Input       | Synchronous           | Placeholder of input wires for                                |
| _WIRES                   |    | ·           | to clk                | late binding features. These                                  |
|                          |    |             |                       | values are reflected into                                     |
|                          |    |             |                       | registers that are exposed to FW                              |
| GENERIC_OUTP             | 64 | Output      | Synchronous           | Placeholder of output wires for                               |
| UT_WIRES                 |    |             | to clk                | late binding features. FW will                                |
|                          |    |             |                       | be able to set the wires                                      |
|                          |    |             |                       | appropriately.                                                |
| CALIPTRA_ERRO<br>R_FATAL | 1  | Output      | Synchronous<br>to clk | Indicates a fatal error from caliptra                         |
| CALIPTRA_ERRO            | 1  | Output      | Synchronous           | Indicates a non fatal error from                              |
| R_NON_FATAL              | _  | - acpac     | to clk                | caliptra                                                      |
| BootFSM_BrkPoi           | 1  | Input Strap | Asynchronous          | Stops the BootFSM to allow                                    |
| nt                       |    |             |                       | TAP writes set up behavior                                    |
|                          |    |             |                       | such as skip or run ROM flows                                 |
| eTRNG_REQ                | 1  | Output      | Synchronous           | or stepping though BootFSM  External Source Mode:             |
|                          |    | = 0.010 0.0 | to clk                | TRNG_REQ to SOC. SOC will                                     |
|                          |    |             |                       | write to TRNG architectural                                   |
|                          |    |             |                       | registers with a NIST compliant                               |
|                          |    |             |                       | entropy.                                                      |
|                          |    |             |                       | Internal Source Mode:<br>TRNG_REQ to SOC. SOC will            |
|                          |    |             |                       | enable external RNG digital                                   |
|                          |    |             |                       | bitstream input into                                          |
|                          |    |             |                       | TRNG_DATA/TRNG_VALID                                          |
| iTRNG_DATA               | 4  | Input       | Synchronous           | External Source Mode:                                         |
|                          |    |             | to clk                | Not used                                                      |
|                          |    |             |                       | Internal Source Mode Only:<br>RNG digital bit stream from     |
|                          |    |             |                       | SOC which is sampled when                                     |
|                          |    |             |                       | TRNG_VALID is high.                                           |
| iTRNG_VALID              | 1  | Input       | Synchronous           | External Source Mode:                                         |
|                          |    |             | to clk                | Not used                                                      |
|                          |    |             |                       | Internal Source Mode Only:                                    |
|                          |    |             |                       | RNG bit valid. This is a per-<br>transaction valid. TRNG_DATA |
|                          |    |             |                       | can be sampled whenever this                                  |
|                          |    |             |                       | bit is high.                                                  |

|  |  | The expected TRNG_VALID     |
|--|--|-----------------------------|
|  |  | output rate is about 50KHz. |

# 5.4 Architectural Registers and Fuses

Control registers and fuses are documented on github.

External Registers -

<u>caliptra\_top\_reg</u> — <u>caliptra\_top\_reg</u> Reference (chipsalliance.github.io)

Internal Registers -

<u>clp — clp Reference (chipsalliance.github.io)</u>

#### 5.5 Fuses

Fuses are writable only one time and require a cptra\_pwrgood to be recycled to be written again.

Once all fuses are written, the fuse done register at the end of the fuse address space needs to be set to 1 to lock the fuse writes and to proceed with the boot flow.

Although fuse values (and the fuse done register) persist across a warm reset, SOC is still required to perform a write to the fuse done register while in the BOOT\_FUSE state in order to complete the bringup from reset. See 6.1 Boot FSM for further details.

#### 5.6 Interface Rules





De-assertion of cptra\_pwrgood indicates a power cycle that results in returning Caliptra to its default state. All resettable flops are reset.

De-assertion of cptra\_rst\_b indicates a warm reset cycle that will reset all but the "sticky" registers (fuses, error logging, etc).

#### 5.6.2 APB arbitration

Caliptra is a "slave" on the APB bus. If SOCs have multiple APBs or other proprietary-fabric protocols, that require any special fabric arbitration, it is done at SOC level.

#### 5.6.3 Undefined address accesses

All accesses that are outside of the defined address space of Caliptra will be responded by Caliptra's SOC interface

- All reads to undefined addresses get completions with zero data
- All writes to undefined addresses are dropped
- All other undefined opcodes will be silently dropped
- Access to mailbox memory region with invalid PAUSER will be dropped
- Access to a fuse with invalid PAUSER will be dropped
- PSLVERR is asserted for any of the above conditions

All accesses MUST be 32-bit aligned. Misaligned writes will be dropped and reads will return 0x0.

#### 5.6.4 Undefined mailbox usages

A trusted/valid requester that locks the mailbox and never releases the lock will cause the mailbox to be locked indefinitely.

Caliptra FW internally has the capability to force release the mailbox based on various timers but there is no architectural requirement to use it.

#### 5.6.5 Straps

Straps are signal inputs to Caliptra that are sampled once on reset exit, and the latched value persists throughout the remaining uptime of the system. Straps are sampled on either caliptra pwrgood signal deassertion or cptra\_noncore\_rst\_b deassertion – refer to interface table for list of straps.

#### 5.6.6 Deobfuscation Key

SOC ECO's the key at the tape-in time of the SOC and must be protected from common knowledge. For a given SOC construction, this can be driven using a PUF too.

It must follow the security rules defined in the arch spec

SOC must ensure that there are no SCAN cells on the flops that latch this key "internal" to caliptra.

#### 5.7 Late Binding Interface Signals

The interface signals GENERIC\_INPUT\_WIRES and GENERIC\_OUTPUT\_WIRES are placeholders on the SOC interface reserved for late binding features. This may include any feature that is required for correct operation of the design in the final integrated SOC and that may not be accommodated through existing interface signaling (such as the mailbox).

While these late binding interface pins are generic in nature until assigned a function, integrators must not define non standard use cases for these pins. This ensures that the security posture of Caliptra in the final implementation is not degraded relative to the consortium design intent.

Each wire connects to a register in the SOC Interface register bank through which communication to the internal microprocessor may be facilitated. Each signal is 64 bits in size.

Activity on any bit of the GENERIC\_INPUT\_WIRES triggers a notification interrupt to the microcontroller indicating a bit toggle.

Table indicates the allocation of functionality on GENERIC\_INPUT\_WIRES.

Table 5: GENERIC\_INPUT\_WIRES function binding

| Bit  | Name               | Description                                        |
|------|--------------------|----------------------------------------------------|
| 0    | Zeroization Status | Used by SOC to provide zeroization status of Fuses |
| 63:1 | RESERVED           | No allocated function                              |

# 6 SOC Interface Operation

The Caliptra Mailbox is the primary communication method between Caliptra and the SoC it is integrated into.

The Caliptra Mailbox uses an APB interface to communicate with the SoC. The SoC can write to and read from various memory mapped register locations over the APB interface in order to pass information to Caliptra.

Caliptra in turn also uses the mailbox to pass information back to the SoC. The interface does not author any transaction on the APB interface, it will only signal to the SoC that data is available in the mailbox and it is the responsibility of the SoC to read that data from the mailbox.

#### 6.1 Boot FSM

The Boot FSM is responsible for detecting the SoC bringing Caliptra out of reset. Part of this flow involves signaling to the SoC that we are awake and ready for fuses. Once fuses have been populated and the SoC has indicated that they are done downloading fuses, we can wake up the rest of the IP by de-asserting the internal reset.



Figure 3: Mailbox Boot FSM State Diagram

The boot FSM first looks for the SoC to assert cptra\_pwrgood and de-assert cptra\_rst\_b. In the BOOT\_FUSE state, Caliptra will signal to the SoC that it is ready for fuses. Once the SoC is done writing fuses, it will set the fuse done register and the FSM will advance to BOOT\_DONE.

BOOT DONE enables Caliptra reset de-assertion through a two flip-flop synchronizer.

#### 6.2 SoC Access Mechanism

The SoC will communicate with the mailbox through an APB Interface. The SoC acts as the requester with the Caliptra mailbox as the receiver.

The PAUSER bits will be used for the SoC to identify which device is accessing the mailbox.

#### 6.3 Mailbox

The Caliptra Mailbox is a 128KB buffer used for exchanging data between the SoC and the Caliptra microcontroller (uC).

When a mailbox is populated by the SoC, initiation of the operation by writing the execute bit triggers an interrupt to the uC to indicate that a command is available in the mailbox. The uC will be responsible for reading from and responding to the command.

When a mailbox is populated by the uC, an output wire to the SOC indicates that a command is available in the mailbox. The SoC will be responsible for reading from and responding to the command.

Mailboxes are generic data passing structures with a specific protocol in place defining legal operations. This protocol for writing to and reading from the mailbox is enforced in hardware as described in section 6.9. How the command and data is interpreted by the uC and SoC are not enforced in this document.

#### 6.4 Sender Protocol

#### Sending data to the mailbox:

- 1. Requester queries the mailbox by reading the LOCK control register.
  - If LOCK returns 0, LOCK is granted and will be set to 1.
  - If LOCK returns 1, MBOX is locked for another device.
- 2. Requester writes the command to the COMMAND register.
- 3. Requester writes the data length in bytes to the DLEN register.
- 4. Requester writes data packets to the MBOX DATAIN register.
- 5. Requester writes to the EXECUTE register.
- 6. Requester reads the STATUS register.

#### Status can return:

CMD BUSY - 2'b00 - Indicates the requested command is still in progress

DATA\_READY - 2'b01 - Indicates the return data is in the mailbox for requested command

CMD\_COMPLETE- 2'b10 - Indicates the successful completion of the requested command

CMD\_FAILURE- 2'b11 - Indicates the requested command failed

- 7. Requester reads the response if DATA\_READY was the status.
- 8. Requester resets the EXECUTE register to release the lock.

#### Notes on behavior:

Once LOCK is granted, the mailbox is locked until that device has concluded its operation. Caliptra has access to an internal mechanism to terminate a lock early or release the lock if the device does not proceed to use it or to recover from deadlock scenarios.



Figure 4: Sender protocol flow chart

#### 6.5 Receiver Protocol

Upon receiving indication that mailbox has been populated, the appropriate device can read the mailbox. This is indicated by a dedicated wire that is asserted when Caliptra populates the mailbox for SoC consumption.

Caliptra will not initiate any mailbox commands that require a response from the SoC. Caliptra initiated mailbox commands are "broadcast" and available to any user on the SoC. SoC will not be able to write the DLEN or DATAIN register while processing a Caliptra initiated mailbox command.

#### Receiving data from the mailbox:

- 1. On mailbox\_data\_avail assertion, the receiver reads the COMMAND register.
- 2. Receiver reads the DLEN register.
- 3. Receiver reads the CMD register.
- 4. Receiver reads the MBOX DATAOUT register.
  - Continue reading MBOX DATAOUT register until DLEN bytes are read.
- 5. If a response is required, the receiver can populate the mailbox with the response by updating the DLEN register and writing to DATAIN with the response. (NOTE: The new DLEN value will not take effect until control is returned to the sender via write to the status register).
- 6. Set the mailbox status register appropriately to hand control back to the sender.
- 7. The sender will reset the EXECUTE register.
  - This releases the LOCK on the mailbox.



Figure 5: Receiver protocol flowchart

#### 6.6 Mailbox Arbitration

From a mailbox protocol point of view, as long as CPTRA\_VALID\_PAUSER registers carry valid requestors, mailbox lock can be obtained by any of those valid requestors but only one of them at any given time. While the mailbox flow is happening, all other requestors will not get a grant.

A request for lock that is denied due to Firmware having the lock will result in an interrupt to the Firmware. Firmware can optionally use this interrupt to release the lock.

There is no fair arbitration scheme between SOC & uController. It is first come - first serve. That said, when the mailbox is locked for uController and SOC has requested for the mailbox (but obviously didn't get it as it is under use), there is an interrupt that gets generated to uController as a notification.

Further, there is no arbitration between various PAUSER attributes. PAUSER attributes exist for security & filtering reasons only.

#### 6.7 MAILBOX PAUSER Attribute Register

- 5 PAUSER attribute registers are implemented at SOC interface
- At boot time, a default SOC/PAUSER can access the mailbox. The value of this PAUSER is an integration parameter CPTRA\_DEF\_MBOX\_VALID\_PAUSER.
- The value of CPTRA\_MBOX\_VALID\_PAUSER[4:0] register can be programmed by SOC and once locked becomes a valid PAUSER for accessing the mailbox.
- Alternatively, CPTRA\_SET\_MBOX\_PAUSER\_INTEG parameter can be set along with the corresponding CPTRA\_MBOX\_VALID\_PAUSER parameter at integration time.
- SOC logic (ROM, HW) that is using the caliptra mailbox right out of cold reset, should send the mailbox accesses with the default PAUSER, CPTRA\_DEF\_MBOX\_VALID\_PAUSER.
- For CPTRA\_MBOX\_VALID\_PAUSER[4:0], the corresponding lock bits MUST be programmed to '1 for PAUSER values to be used for mailbox to accept transactions from non-default PAUSERS.
- It is strongly recommended that these PAUSER registers are either set at integration time through integration parameters OR be programmed by the SOC ROM before any mutable FW or ROM patches are applied.

Register

CPTRA\_MBOX\_VALID\_PA
USER[4:0][31:0]

CPTRA\_MBOX\_PAUSER\_L

Description

5 registers for programming PAUSER values that will be considered valid for accessing the mailbox protocol. Requests with PAUSER attributes that are not in this list will be ignored.

CPTRA\_MBOX\_PAUSER\_L

5 registers, bit 0 of each locks and marks VALID for the corresponding

Table 6: PAUSER Register Definition

#### 6.8 Caliptra Mailbox Protocol

OCK[4:0]

Once the SoC side has written the EXECUTE register, the mailbox will send an interrupt to the uC.

VALID PAUSER register

The uC will read the COMMAND and DLEN registers, as well as the data populated in the mailbox.

The uC can signal back to SoC through functional registers, and populate COMMAND, DLEN, and MAILBOX as well.

#### 6.9 Caliptra Mailbox Errors

Mailbox is responsible for only accepting writes from the device that requested and locked the mailbox.

If the SOC violates this protocol, the mailbox flags a protocol violation and enters an error state. Two protocol violations are detected:

- 1. Access without lock: Writes to any mailbox register by SOC or reads from the dataout register, without having first acquired the lock, are a violation.
  - a. If any agent currently has the lock, accesses by agents other than the one holding the lock are ignored.
  - b. If no agent currently has the lock, the violation results in a flagged error.
- 2. Out of Order Access: SOC must follow the rules for Sender and Receiver protocol above defining access ordering and progression for a mailbox command.
  - a. If, after acquiring the lock, an SOC agent performs any register write (or read from the dataout register) outside of the prescribed ordering, this is a flagged violation.
  - b. Such access by any SOC agent that does not have the lock is ignored.

Once flagged, a mailbox protocol violation is reported to the system several ways:

- The Mailbox FSM will enter the ERROR state in response to an out of order access violation, and the new FSM state is readable via the Mailbox Status register. The LOCK value will be preserved on entry to the ERROR state. The access without lock violation does not result in a state change. After entering the ERROR state, the Mailbox may only be restored to the IDLE state by:
  - System reset
  - Write to the force unlock register by firmware inside Caliptra (via internal bus) Either of these mechanisms will also clear the mailbox LOCK.
- Mailbox protocol violations are reported as fields in the HW ERROR Non-Fatal register. These
  events also cause assertion of the cptra\_error\_non\_fatal interrupt signal to SOC. Upon
  detection, SOC may acknowledge the error by clearing the error field in this register via bus
  write.
- Mailbox protocol violations generate an internal interrupt to the Caliptra microcontroller. Caliptra Firmware is aware of the protocol violation.

The table below describes APB transactions that will cause the Mailbox FSM to enter the ERROR state, given that the register "mbox\_user" contains the value of the APB PAUSER that was used to originally acquire the mailbox lock.

Table 7: Mailbox Protocol Error Trigger Conditions

| FSM State         | SOC HAS<br>LOCK | APB PAUSER eq mbox_user | Error state trigger condition                                                       |
|-------------------|-----------------|-------------------------|-------------------------------------------------------------------------------------|
| MBOX_RDY_FOR_CMD  | 1               | true                    | Read from mbox_dataout Write to any register other than mbox_cmd                    |
| MBOX_RDY_FOR_CMD  | 1               | false                   | -                                                                                   |
| MBOX_RDY_FOR_CMD  | 0               | -                       | -                                                                                   |
| MBOX_RDY_FOR_DLEN | 1               | true                    | Read from mbox_dataout Write to any register other than mbox_dlen                   |
| MBOX_RDY_FOR_DLEN | 1               | false                   | -                                                                                   |
| MBOX_RDY_FOR_DLEN | 0               | -                       | -                                                                                   |
| MBOX_RDY_FOR_DATA | 1               | true                    | Read from mbox_dataout Write to any register other than mbox_datain or mbox_execute |
| MBOX_RDY_FOR_DATA | 1               | false                   | -                                                                                   |
| MBOX_RDY_FOR_DATA | 0               | -                       | -                                                                                   |
| MBOX_EXECUTE_UC   | 1               | true                    | Read from mbox_dataout Write to any register                                        |
| MBOX_EXECUTE_UC   | 1               | false                   | -                                                                                   |
| MBOX_EXECUTE_UC   | 0               | -                       | -                                                                                   |
| MBOX_EXECUTE_SOC  | 1               | true                    | Write to any register other than mbox_execute                                       |
| MBOX_EXECUTE_SOC  | 1               | false                   | -                                                                                   |
| MBOX_EXECUTE_SOC  | 0               | true/false*             | Write to any register other than mbox_status                                        |

<sup>\*</sup> mbox\_user value is not used when Caliptra has lock and is sending a Caliptra->SOC mailbox operation

# 7 SOC SHA Acceleration Block

#### 7.1 Overview

The SHA Acceleration Block sits in the SoC interface. The SoC can access the accelerator through its hardware API and stream data to be hashed over the APB interface.

SHA Acceleration Block utilizes a similar protocol to the mailbox, but has its own dedicated registers.

SHA\_LOCK register is set on read. A read of 0 indicates the SHA was unlocked and will now be locked for the requesting user.

SHA MODE register sets the mode of operation for the SHA.

(Please see the HW specification for additional details)

2'b00 - SHA384 streaming mode

2'b01 - SHA512 streaming mode

2'b10 - SHA384 mailbox mode (Caliptra only, invalid for SoC requests)

2'b11 - SHA512 mailbox mode (Caliptra only, invalid for SoC requests)

#### 7.2 SoC Sender Protocol

#### Sending data to the SHA Accelerator:

- 1. Requester queries the accelerator by reading the SHA\_LOCK control register.
  - If SHA\_LOCK returns 0, SHA\_LOCK is granted and will be set to 1.
  - If SHA LOCK returns 1, it is locked for another device.
- 2. Requester writes the SHA\_MODE register to the appropriate mode of operation.
- 3. Requester writes the data length in bytes to the SHA DLEN register.
- 4. Requester writes data packets to the SHA DATAIN register until SHA DLEN bytes are written.
- 5. Requester writes the SHA\_EXECUTE register, this indicates that it is done streaming data.
- 6. Requesters can poll the SHA\_STATUS register for the VALID field to be asserted.
- 7. Once VALID is asserted, the completed hash can be read from the SHA\_DIGEST register.
- 8. Requester must write 1 to the LOCK register to release the lock.

### 8 TRNG REQ HW API

For SOCs that choose to not instantiate Caliptra's embedded TRNG, we provide a TRNQ REQ HW API.

- 1. Caliptra asserts TRNG\_REQ wire (this may be because Caliptra's internal HW or FW made the request for a TRNG)
- 2. SOC will write the TRNG architectural registers
- 3. SOC will write a done bit in the TRNG architectural registers
- 4. Caliptra deasserts TRNG REQ

Reason to have a separate interface (than using SOC mailbox) is to ensure that this request is not intercepted by any SOC FW agents [which communicate with SOC mailbox]. It is a requirement that this TRNG HW API is always handled by a SOC HW gasket logic (and not some SOC ROM/FW code) for FIPS compliance.

TRNG DATA register is tied to TRNG VALID PAUSER. SOC can program the TRNG VALID PAUSER and lock the register using TRNG\_PAUSER\_LOCK[LOCK]. This will ensure that TRNG DATA register is RWable by only the PAUSER programmed into the TRNG\_VALID\_PAUSER register. If the CPTRA\_TNRG\_PAUSER\_LOCK.LOCK is set to '0, then any agent can write to the TRNG DATA register. If the lock is set, only agent with specific TRNG\_VALID\_PAUSER can write.

# 9 SRAM Implementation

#### 9.1 Overview

SRAMs are instantiated at the SOC level. Caliptra provides the interface to export SRAMs from internal components.

SRAM repair logic (eg. BIST) and its associated fuses which are proprietary to companies/their methodologies are done external to the caliptra boundary.

SRAMs must NOT go through BIST/repair flows across a "warm reset"

Mailbox SRAM is implemented with ECC protection. Data width for the mailbox is 32-bits, with 7 parity bits for a Hamming based SECDED (single-bit error correction and double-bit error detection).

#### 9.2 RISC-V Internal Memory Export

To support synthesis flexibility and ease Memory integration to various fabrication processes, all SRAM blocks inside the RISC-V core are exported to an external location in the testbench. A single unified interface connects these memories to their parent logic within the RISC-V core. Any memory implementation may be used to provide SRAM functionality in the external location in the testbench, provided it adheres to the interface requirements connected to control logic inside the processor. Memories behind the interface are expected to be implemented as multiple banks of SRAM, from which the RISC-V processor selects the target using an enable vector. The I-Cache has multiple Ways, each containing multiple banks of memory, but I-Cache is disabled in Caliptra and this may be removed for synthesis.

The following memories are exported:

- ICCM
- DCCM

Table 4 indicates the signals contained in the memory interface. Direction is relative to the exported memory wrapper that is instantiated outside the Caliptra subsystem (i.e., from testbench perspective).

#### 9.3 SRAM timing behavior

- [Writes] Input wren signal is asserted simultaneously with input data and address. Input data is stored at the input address 1 clock cycle later.
- [Reads] Input clock enable signal is asserted simultaneously with input address. Output data is available 1 clock cycle later from a flip flop register stage.
- [Writes] Input wren signal is asserted simultaneously with input data and address. Data is stored at the input address 1 clock cycle later.



Figure 6: SRAM Interface Timing

#### 9.4 SRAM parameterization

Parameterization for ICCM/DCCM memories is derived from the configuration of the VeeR RISC-V core that has been selected for Caliptra Integration. Parameters defined in the VeeR core determine signal

dimensions at the Caliptra top-level interface and drive requirements for SRAM layout. Refer to Section 5.3 for details about interface parameterization. The following configuration options from the RISC-V Core dictate this behavior:

Table 8: SRAM Parameterization

| Parameter          | Value | Description                                                                                                               |
|--------------------|-------|---------------------------------------------------------------------------------------------------------------------------|
| ICCM_ENABLE        | 1     | Configures Instruction Closely-Coupled Memory (ICCM) to be present in VeeR core.                                          |
| ICCM_NUM_BANKS     | 4     | Determines the number of physical 39-bit (32-bit data + 7-bit ECC) SRAM blocks that are instantiated in the ICCM.         |
| ICCM_INDEX_BITS    | 13    | Address bit width for each ICCM Bank that is instantiated.                                                                |
| ICCM_SIZE          | 128   | Capacity of the ICCM in KiB. Total ICCM capacity in bytes is given by 4 * ICCM_NUM_BANKS * 2ICCM_INDEX_BITS.              |
| DCCM_ENABLE        | 1     | Configures Data Closely Coupled Memory (DCCM) to be present in VeeR core.                                                 |
| DCCM_NUM_BANK<br>S | 4     | Determines the number of physical 39-bit (32-bit data + 7-bit ECC) SRAM blocks that are instantiated in the DCCM.         |
| DCCM_INDEX_BITS    | 13    | Address bit width for each DCCM Bank that is instantiated.                                                                |
| DCCM_SIZE          | 128   | Capacity of the DCCM in KiB. Total DCCM capacity in bytes is given by 4 * DCCM_NUM_BANKS * 2 <sup>DCCM_INDEX_BITS</sup> . |

### 9.5 Example SRAM Machine Check Reliability Integration

Below is an example implementation of Integrator Machine Check Reliability implementation.

This example is applicable to scenarios where an Integrator may have need for Integrator control or visibility of SRAM errors for purposes of reliability or functional safety. In such cases, Integrators may introduce additional layer(s) of error injection/detection/correction logic surrounding SRAMs. The addition of such logic is transparent to the correct function of Caliptra, and removes Integrator dependency Caliptra for error logging or injection.

Note that the example assumes that data and ecc codes are in non-deterministic bit-position in the exposed SRAM interface bus. Accordingly, redundant correction coding is shown in the integrator level logic (i.e. integrator\_ecc(calitpra\_data, caliptra\_ecc)). If the Caliptra data and ECC are deterministically separable at the Caliptra interface, the integrator would have discretion to store the ECC codes directly and calculate integrator ECC codes for the data alone.



Figure 7: Example Machine Check Reliability Implementation

#### 9.5.1 Error Detection and Logging

- 1. Caliptra IP shall interface to ECC protected memories,
- 2. Caliptra IP calculates and applies its own ECC code, which produces a total of 39-bit data written to external/INTEGRATOR instantiated SRAMs,
- 3. Each 39-bit bank memory internally calculates 8-bit ECC on a write and stores 47-bit of data with ECC into SRAM.
- 4. On read access syndrome is calculated based on 39-bit data,
- 5. If parity error is detected and syndrome is valid then the error deemed single-bit and correctable,
- 6. If no parity error is detected but syndrome == 0 OR syndrome is invalid the error is deemed uncorrectable,
- 7. On both single and double errors the read data is modified before being returned to Caliptra,
- 8. Since single-bit errors shall be corrected through INTEGRATOR instantiated logic, Caliptra will never see single bit errors from SRAM,
- 9. Double-bit or uncorrectable errors would cause unpredictable data to be returned to Caliptra, since this condition shall be detected and reported to MCRIP, there is no concern or expectation that Caliptra will operate correctly after double error,
- 10. On detection single errors are reported as transparent to MCRIP, double errors are reported as fatal.
- 11. Along with error severity MCRIP logs physical location of the error,
- 12. Once MCRIP logs an error it has a choice to send out in-band notification to an external agent,
- 13. MCRIP logs can be queried by SOC software.

#### 9.5.2 Error Injection

- 1. MCRIP supports two error injection modes,
- 2. Intrusive error injection can force single or double error to be injected, which would result in incorrect data to be returned on read access,
- 3. The intrusive error injection mode is disabled in Production fused parts via Security State signal,
- 4. Non-intrusive error injection allows external software to write into MCRIP error log registers,
- 5. The non-intrusive error injection does not interfere with the operation of memories,
- 6. The non-intrusive error injection is functional in Production fused parts.

#### 9.5.3 Caliptra Error/Recovery Flow

- 1. Caliptra Stuck:
  - a. SOC BC timeout mechanism with 300us timeout.
- 2. Caliptra reports non-fatal Error during boot flow:
  - a. cptra\_error\_non\_fatal is an output Caliptra signal, which shall be routed to SOC interrupt controller,
  - b. SOC can look at Caliptra Non Fatal Error register for error source,
  - c. Assume Caliptra can report a non-fatal error at any time,
  - d. SOC should monitor the error interrupt or check it before sending any mailbox command,
  - e. In the event of a non-fatal error during boot (i.e. prior to Ready for RT signal) SOC should enter recovery flow and attempt to boot again using alternate boot part/partition,
  - f. If SOC sees that a non-fatal error has occurred AFTER receiving the Ready for RT signal, SOC may attempt to recover Caliptra by executing the "Run Self-Test" mailbox command (not yet defined),
  - g. If this command completes successfully, SOC may continue using Caliptra as before,
  - h. If this command is unsuccessful, Caliptra is in an error state for the remainder of the current boot.
  - i. Non-fatal ECC errors will never be reported by Caliptra, SOC needs to monitor MCRIP for non-fatal Caliptra ECC errors.
- 3. Caliptra reports Fatal Error during boot flow:
  - a. cptra\_error\_fatal is an output Caliptra signal, which shall be routed to SOC interrupt controller,
  - b. SOC can look at Caliptra Fatal Error register for error source,
  - c. Assume Caliptra can report a Fatal Error at any time,
  - d. Fatal errors are generally hardware in nature. SOC may attempt to recover by full reset of the entire SoC, or simply move on and know that Caliptra will be unavailable for the remainder of the current boot,
  - e. We cannot assume that uncorrectable errors will be correctly detected by Caliptra, ECC Fatal errors shall be reported by SOC MCRIP.

# **SOC** Integration Requirements

Table 9: SOC Integration Requirements

| Category              | Requirement                                                                                                                                                                              | Definitio<br>n of<br>Done           | Rationale                                             |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------|
| Deobfuscat<br>ion Key | SoC backend flows shall generate Deobfuscation key with appropriate NIST compliance as dictated in the Caliptra ROT specification.                                                       | Stateme<br>nt of<br>conform<br>ance | Required by<br>UDS & Field<br>Entropy threat<br>model |
|                       | If not driven through PUF, SoC backend flows shall ECO the Deobfuscation key before tapeout.                                                                                             | Stateme<br>nt of<br>conform<br>ance | Required by<br>UDS & Field<br>Entropy threat<br>model |
|                       | Rotation of the deobfuscation key (if not driven through PUF) between silicon steppings of a given product (eg. A0 vs B0 vs PRQ stepping) is dependent on the company specific policies. | Stateme<br>nt of<br>conform<br>ance | Required by<br>UDS & Field<br>Entropy threat<br>model |
|                       | SoC backend flows should not insert Deobfuscation key flops into the scan chain.                                                                                                         | Synthesi<br>s report                | Required by<br>UDS & Field<br>Entropy threat<br>model |
|                       | For defense in depth, it is strongly recommended that debofuscation key flops are not on the scan chain.                                                                                 |                                     | Caliptra HW<br>Threat model                           |
| CSR<br>Signing<br>Key | SoC backend flows shall generate CSR signing key with appropriate NIST compliance as dictated in the Caliptra ROT specification.                                                         | Stateme<br>nt of<br>conform<br>ance | Required by<br>IDevID threat<br>model                 |
|                       | Rotation of the CSR private key between silicon steppings of a given product (eg. A0 vs B0 vs PRQ stepping) is dependent on the company specific policies.                               | Stateme<br>nt of<br>conform<br>ance |                                                       |
|                       | SoC backend flows should not insert CSR signing key flops into the scan chain.                                                                                                           | Synthesi<br>s report                | Required by IDevID threat model                       |
| DFT                   | Before scan is enabled (separate signal that SOC will implement on scan insertion), SoC shall set Caliptra's scan_mode indication to '1 to allow secrets/assets to be flushed.           | Stateme<br>nt of<br>conform<br>ance | Required by<br>Caliptra threat<br>model               |
|                       | Caliptra's TAP should be a TAP endpoint                                                                                                                                                  | Stateme<br>nt of<br>conform<br>ance | Functional requirement                                |

| Mailbox            | SoC shall provide an access path between the Mailbox and the application CPU complex on SoCs with such complexes (e.g., Host CPUs, Smart NICs).  Please refer to section <b>Sender Protocol</b> for details regarding error conditions. | Stateme<br>nt of<br>conform<br>ance | Required for<br>Project Kirkland<br>and TDISP TSM        |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------|
| Fuses              | SoC shall burn non-field fuses during manufacturing.<br>Required vs optional fuses are listed in the architectural specification.                                                                                                       | Test on silicon                     | Required for<br>UDS threat<br>model                      |
|                    | SoC shall expose an interface for burning field fuses.  Protection of this interface is up to SoC vendor.                                                                                                                               | Test on silicon                     | Required for Field Entropy                               |
|                    | SoC shall write fuse registers and fuse done via immutable logic or ROM code.                                                                                                                                                           | Stateme<br>nt of<br>conform<br>ance | Required for<br>Caliptra threat<br>model                 |
| Security<br>State  | SoC shall drive security state wires in accordance with the SoC's security state.                                                                                                                                                       | Stateme<br>nt of<br>conform<br>ance | Required for<br>Caliptra threat<br>model                 |
|                    | If SoC is under debug, then SoC shall drive debug security state to Caliptra.                                                                                                                                                           | Stateme<br>nt of<br>conform<br>ance | Required for<br>Caliptra threat<br>model                 |
| Resets &<br>Clocks | SoC shall start input clock before caliptra_pwrgood assertion.                                                                                                                                                                          | Stateme<br>nt of<br>conform<br>ance | Functional                                               |
|                    | SoC reset logic shall assume reset assertions are asynchronous and deassertions are synchronous.                                                                                                                                        | Stateme<br>nt of<br>conform<br>ance | Functional                                               |
|                    | SoC shall ensure Caliptra's powergood is the SoC's own powergood.                                                                                                                                                                       | Stateme<br>nt of<br>conform<br>ance | Required for<br>Caliptra threat<br>model                 |
| TRNG               | SoC shall either provision Caliptra with a dedicated TRNG or shared TRNG.                                                                                                                                                               | Stateme<br>nt of<br>conform<br>ance | Required for<br>Caliptra threat<br>model &<br>Functional |
|                    | SoC shall provision the Caliptra embedded TRNG with<br>an entropy source if that is used (vs SOC shared TRNG<br>API support).                                                                                                           | Stateme<br>nt of<br>conform<br>ance | Functional                                               |
|                    | If the TRNG is shared, then upon TRNG_REQ, SoC shall use immutable logic/code to program Caliptra's TRNG registers.                                                                                                                     | Stateme<br>nt of<br>conform<br>ance | Required for<br>Caliptra threat<br>model &<br>Functional |
| SRAMs              | SoC shall ensure timing convergence with 1-cycle read path for SRAMs.                                                                                                                                                                   | Synthesi<br>s report                | Functional                                               |

|                                         | SoC shall size SRAMs to account for SECDED.                                                                                                                                                                                                                                                                                                                                                                                                                 | Stateme<br>nt of<br>conform<br>ance | Functional                                    |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------|
|                                         | SoC shall write-protect fuses that characterize the SRAM.                                                                                                                                                                                                                                                                                                                                                                                                   | Stateme<br>nt of<br>conform<br>ance | Required for<br>Caliptra threat<br>model      |
|                                         | SoC shall ensure SRAM content is only destroyed on pwrgood cycling.                                                                                                                                                                                                                                                                                                                                                                                         | Stateme<br>nt of<br>conform<br>ance | Functional<br>(Warm Reset,<br>Hitless Update) |
|                                         | SoC shall only perform SRAM repair on pwrgood events and prior to caliptra_rst_b deassertion.                                                                                                                                                                                                                                                                                                                                                               | Stateme<br>nt of<br>conform<br>ance | Functional<br>(Warm Reset,<br>Hitless Update) |
| Backend<br>convergen<br>ce              | Caliptra is validated and backend converged at 400MHz and at process nodes - TSMC 5nm, <to accurately="" be="" filled=""></to>                                                                                                                                                                                                                                                                                                                              |                                     | Functional                                    |
| Power saving                            | Caliptra clock gating shall be controlled by Caliptra firmware alone and SOC is provided a global clock gating enable signal (and a register) to control.                                                                                                                                                                                                                                                                                                   |                                     | Required for<br>Caliptra threat<br>model      |
|                                         | SoC shall not power-gate Caliptra independently of the entire SoC.                                                                                                                                                                                                                                                                                                                                                                                          | Stateme<br>nt of<br>conform<br>ance | Required for<br>Caliptra threat<br>model      |
| PAUSER                                  | SoC shall drive PAUSER input in accordance with the IP integration spec.                                                                                                                                                                                                                                                                                                                                                                                    | Stateme<br>nt of<br>conform<br>ance | ?                                             |
| Error reporting                         | SoC shall report Caliptra error outputs.                                                                                                                                                                                                                                                                                                                                                                                                                    | Stateme<br>nt of<br>conform<br>ance | Telemetry & monitoring                        |
|                                         | SoC shall only recover Caliptra fatal errors via SoC power-good reset.                                                                                                                                                                                                                                                                                                                                                                                      | Stateme<br>nt of<br>conform<br>ance | Required for<br>Caliptra threat<br>model      |
| TRNG<br>PAUSER<br>Programmi<br>ng rules | <ul> <li>If SOC doesn't program the         CPTRA_TRNG_PAUSER_LOCK[LOCK], then         Caliptra HW will NOT accept TRNG data from any         SOC entity.</li> <li>If SOC programs CPTRA_TRNG_VALID_PAUSER         and sets CPTRA_TRNG_PAUSER_LOCK[LOCK],         then Caliptra HW will accept TRNG data only from         the entity that is programmed into the PAUSER         register.</li> <li>It is strongly recommended that these PAUSER</li> </ul> | Security                            | Required for<br>Caliptra threat<br>model      |

|                                            | registers are either set at integration time through integration parameters OR be programmed by the SOC ROM before any mutable FW or ROM patches are absorbed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |                                    |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------|
| MAILBOX<br>PAUSER<br>programmi<br>ng rules | <ul> <li>5 PAUSER attribute registers are implemented at SOC interface</li> <li>At boot time, a default SOC/PAUSER can access the mailbox. The value of this PAUSER is an integration parameter CPTRA_DEF_MBOX_VALID_PAUSER.</li> <li>The value of CPTRA_MBOX_VALID_PAUSER[4:0] register can be programmed by SOC and once locked becomes a valid PAUSER for accessing the mailbox.</li> <li>Alternatively, CPTRA_SET_MBOX_PAUSER_INTEG parameter can be set along with the corresponding CPTRA_MBOX_VALID_PAUSER parameter at integration time.</li> <li>SOC logic (ROM, HW) that is using the caliptra mailbox right out of cold reset, should send the mailbox accesses with the default PAUSER, CPTRA_DEF_MBOX_VALID_PAUSER.</li> <li>For CPTRA_MBOX_VALID_PAUSER[4:0], the corresponding lock bits MUST be programmed to '1 for PAUSER values to be used for mailbox to accept transactions from non-default PAUSERS.</li> <li>It is strongly recommended that these PAUSER registers are either set at integration time through integration parameters OR be programmed by the SOC ROM before any mutable FW or ROM patches are applied.</li> </ul> | Security | Required for Caliptra threat model |
| FUSE<br>PAUSER<br>programmi<br>ng rules    | <ul> <li>1 PAUSER attribute register is implemented at SOC interface. CPTRA_FUSE_VALID_PAUSER.</li> <li>CPTRA_FUSE_PAUSER_LOCK serves to lock the programmable valid pauser register, as well as mark the programmed value valid.</li> <li>Integrators can choose to harden the valid pauser for fuse access by setting the integration parameter CPTRA_FUSE_VALID_PAUSER to the desired value in RTL and setting CPTRA_SET_FUSE_PAUSER_INTEG to 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |                                    |

# 11 FAQ

#### 11.1 Verilog File Lists

Verilog file lists are generated via VCS and included in the config directory for each unit. New files added to the design should be included in the vf list, either manually or by utilizing VCS to regenerate the vf file.

# 12 CDC Analysis and Constraints

# 12.1 Analysis of Missing Synchronizers

- All the signals whether single bit or multi-bit are originating from rvjtag\_tap module internal register on TCK clock and Sink/Endpoint is rvdff register which are in CalitpraClockDomain clock.
- JTAG does a series of "jtag writes" for each single "register write".
- We only need to synchronize the controlling signal for this interface.
- Inside the dmi\_wrapper, the dmi\_reg\_en and dmi\_reg\_wr\_en comes from dmi\_jtag\_to\_core\_sync which is 2FF synchronizer.

```
345    rvdffs #(4) dmcontrolff (.din({dmi_reg_wdata[31:30],dmi_reg_wdata[28],dmi_reg_wdata[1]}),
.dout({dmcontrol_reg[31:30], dmcontrol_reg[28], dmcontrol_reg[1]}), .en(dmcontrol_wren),
.rst_l(dbg_dm_rst_l), .clk(dbg_free_clk));
346    rvdffs #(1) dmcontrol_dmactive_ff (.din(dmi_reg_wdata[0]), .dout(dmcontrol_reg[0]),
.en(dmcontrol_wren), .rst_l(dbg_rst_l), .clk(dbg_free_clk));
347    rvdff #(1) dmcontrol_wrenff(.din(dmcontrol_wren), .dout(dmcontrol_wren_Q),
.rst_l(dbg_dm_rst_l), .clk(dbg_free_clk));
340    assign dmcontrol wren = (dmi_reg_addr == 7'h10) & dmi_reg_en & dmi_reg_wr_en;
```



# 12.2 CDC Analysis Conclusions

- Missing synchronizers appear to be the result of "inferred" and/or only 2-FF instantiated synchronizers.
  - o dmi\_jtag\_to\_core\_sync.v contains inferred 2FF synchronizers on the control signals "dmi reg wr en" and "dmi reg rd en".
  - 2FF synchronizer inferences are considered non-compliant and should be replaced by explicitly instantiated synchronization module which is intended to be substituted on a per-integrator basis.
    - cdc report scheme two dff -severity violation
- Multi-bit signals are effectively pseudo-static and are qualified by synchronized control qualifiers.
  - O Psuedo-static: wr\_data, wr\_addr
    - cdc signal reg wr data -module dmi wrapper -stable
    - cdc signal reg\_wr\_addr -module dmi\_wrapper -stable

#### 12.3 CDC Constraints

- cdc report scheme two\_dff -severity violation
- cdc signal reg\_wr\_data -module dmi\_wrapper -stable
- cdc signal reg\_wr\_addr -module dmi\_wrapper -stable

# 13 LINT Rules

TODO 0p5: This is a WIP list

#### 13.1 Recommended LINT Rules

The following LINT rules are the recommended minimum set for standalone analysis of Caliptra IP. The same set are recommended as a minimum subset that may be applied by Caliptra Integrators.

#### Table 10: Recommended Lint Rules

Error: "x" in casez statements not allowed Error: All instance inputs must be driven Error: An event variable is declared but never triggered Error: Bit truncation hazard; LHS/RHS truncation of extra bits Error: Blocking and Non-blocking assignment to a signal/variable detected Error: Case expression width mismatch; Case expression width does not match case select expression width Error: Combinational loops detected Error: Constant value clock pin of sequential instance Error: Detected a logical/scalar operation on a vector Error: Detected a tristate is used below top-level of design Error: Detected always or process constructs that do not have an event control Error: Detected arithmetic comparison operator with unequal length Error: Detected conversion of unsigned (reg type) to integer Error: Detected floating/unconnected inout port of an instance Error: Detected loop step statement variables incorrectly incremented / decremented Error: Detected nonblocking assignment in a combinational always block Error: Detected reset/set used both synchronously and asynchronously

Error: Detected signal read inside combinational always block missing from sensitivity list Error: Detected tri-state 'Z' or '?' value used in assign or comparison Error: Detected two state data type signals; Must support 4 state data type Error: Detected undriven but loaded input of an instance Error: Detected undriven but loaded net is detected Error: Detected undriven but loaded output port of module Error: Detected undriven output pins connected to instance input Error: Detected unequal length operands in the bit-wise logical, arithmetic, and ternary operators Error: Detected unpacked structure declaration outside the package Error: Duplicate conditions of a case/unique-case/priority-case Error: Function return does not set all bits of return variable Error: Inout port is not read or assigned Error: Instance pin connections must use named-association rather than positional association Error: LHS/RHS mismatch hazard; Multi-bit expression assigned to single bit signal Error: Latch inference not permitted Error: Must declare enum base type explicitly as sized logic type Error: Negative or enum array index detected Error: Non-synthesizable construct; Functions of type real detected Error: Non-synthesizable construct; Repeat statement Error: Non-synthesizable construct; delays ignored by synthesis tools Error: Non-synthesizable construct; modelling style where clock and reset cannot be inferred in sequential inference Error: Non-synthesizable construct; states are not updated on the same clock phase in sequential inference

Error: Null Ports detected Error: Port referred before definition Error: Range index or slice of an array discrepancy Error: Read before set hazard in blocking assignment signal Error: Recursive task hazard Error: Redeclaration of a port range Error: Text Macro Redefinition TMR Error: Variable is too short for array index Fatal: Asynchronous reset inference must have "if" statement as first statement in the block Fatal: Blocking assignment detected in sequential always block Fatal: Detected a function or a sub-program sets a global signal/variable Fatal: Detected a function or a sub-program uses a global signal/variable Fatal: Detected assignment to input ports Fatal: Detected edge and non-edge conditions in block sensitivity list Fatal: Detected variable whose both the edges are used in an event control list Fatal: Event control detected in RHS of assignment statement Fatal: Illegal case construct label detected Fatal: Module instance port connection mismatch width compared to the port definition Fatal: Non-synthesizable construct; Case equal operators (===) (!==) operators may not be synthesizable Fatal: Non-synthesizable construct; Detected real operands that are used in logical comparisons Fatal: Non-synthesizable construct; Detected real variables that are unsynthesizable Fatal: Non-synthesizable construct; MOS switches, such as cmos, pmos, and nmos Fatal: Non-synthesizable construct; disable statements detected

Fatal: Non-synthesizable construct; event control expressions have multiple edges in sequential inference

--

Fatal: Non-synthesizable construct; event variables

--

Fatal: Non-synthesizable construct; the tri0 net declarations

--

Fatal: Non-synthesizable construct; time declarations

--

Fatal: Non-synthesizable construct; tri1 net declarations

--

Fatal: Non-synthesizable construct; trireg declarations

--

Fatal: The 'default' or 'others' must be last case in a case statement