## 8.10 A 5V-to-150V Input-Parallel Output-Series Hybrid DC-DC Boost Converter Achieving 76.4mW/mg Power Density and 80% Peak Efficiency

Shousheng Han<sup>1,2</sup>, Zanfeng Fang<sup>1</sup>, Zhiguo Tong<sup>1</sup>, Xiaoming Wu<sup>2</sup>, Hanjun Jiang<sup>2</sup>, Tianling Ren<sup>2</sup>, Yan Lu<sup>1</sup>

<sup>1</sup>University of Macau, Macau, China <sup>2</sup>Tsinghua University, Beijing, China

Ultrahigh voltage conversion ratio (VCR) DC-DC boost converters are essential for biomedical, optics, sensing and diagnostics applications. For realizing an ultrahigh VCR,  $\widetilde{\circ}$  the conventional boost converter would result in a large duty ratio D, a large inductor  $\frac{\pi}{2}$  current I<sub>L</sub> and thus a significantly degradation on power efficiency, and its VCR is limited 艺by the parasitic resistors. Figure 8.10.1 top shows the recently reported hybrid boost converters. The multilevel boost converter (MLBC) has a single inductor at the input, and has the feature of input-series-output-series. Therefore, multilevel boost converters considerably improve the VCR and reduce the device voltage stress with the flying capacitors. However, the MLBC topologies still suffer from the problems of low efficiency and low power density caused by the large  $I_{\scriptscriptstyle L}$ . Another topology with multipath boost converters (MPBC) has the feature of input-parallel-output-parallel. The MPBC can effectively reduce the  $I_1$  of each branch by connecting parallel input inductors. But the output-parallel structure does not improve the VCR nor reduce the device voltage stress. To address the above issues, this work presents a hybrid input-parallel output-series high power density ultrahigh-VCR step-up DC-DC converter for electrostatic and piezoelectric actuators used for small-scale flyweight devices. This converter is very challenging due to the low  $V_{IN}$  (<5V), high  $V_{OUT}$  (>100V), high output power (>200mW) and high power density (volume<10mm<sup>3</sup> and weight<100mg). We use both mW/mm<sup>3</sup> and mW/mg for the power density units to emphasize the importance of the size and  $\frac{\pi}{2}$  weight for flying robots.

 $\widehat{\overline{\otimes}}$  Figure 8.10.1 bottom shows the proposed converter consists of a 5-stage series-parallel switched-capacitor (SP-SC), an inductor-based boost converter, a parallel-to-series (P2S) interface circuit and a N-stage Cockcroft-Walton (CW) voltage multiplier (VM). The SC circuit and the inductor are connected in parallel at the input to reduce the current flowing through the inductor, thereby reducing the size and the loss of the inductor. In the meanwhile, in the Bipolar-CMOS-DMOS (BCD) process, the  $V_{DS}$  of NLDMOS is usually scalable (for example, 5V/10V/16V/24V/36V/...), while the voltage rating of the integrated capacitors has less choices (only 5V/12V/70V MIM or MOM capacitors). Therefore, the SP-SC, which need low-voltage capacitors and high-voltage MOSFETs, is used to reduce the size of the SC converter. The parallel-to-series interface circuit converts the parallel connection at the input into a series connection to the output by adjusting the operation time of the SC converter and the boost converter. And the post-N-stage CW voltage Smultiplier further improves the VCR while reducing the voltage stresses on its components ( $V_{CAP}=V_{DIO\_STRESS}=2V_{OUT}/N$ ). Overall, the VCR of proposed converter is  $VCR_{Total} = VCR_{VM} imes (VCR_{SPSC} + VCR_L)$  and the efficiency is evaluated by  $\eta$   $_{Total} = \eta$   $_{VM} imes$  $(k_{SPSC} \times \eta_{SPSC} + k_L \times \eta_L)$ , where  $k_{SPSC} = P_{IN,SPSC}/P_{IN,Total}$ , and  $k_L = P_{IN,L}/P_{IN,Total}$ 

Figure 8.10.2 illustrates the operation principle, capacitor voltage and inductor current balance issues. There are two phases depending on whether the capacitors discharge or the inductor demagnetizes. During phase 1, the capacitors of the SP-SC are series-connected to be charged by  $V_{\text{IN}}$ . And the inductor demagnetizes to charge the flying capacitor  $C_{\text{F2}}$  with  $C_{\text{F1}}$  and to charge  $C_{\text{F4}}$  with  $C_{\text{F3}}$ . The voltages of  $C_{\text{F2}}$  and  $C_{\text{F4}}$  reach  $V_{\text{L}} + V_{\text{CF1}}$  and  $V_{\text{L}} + V_{\text{CF3}}$  respectively. In phase 2, the inductor magnetizes and the capacitors of the SP-SC are parallel-connected to charge  $C_{\text{F1}}$  to  $V_{\text{SPSC}}$  and to charge  $C_{\text{F3}}$  to  $V_{\text{SPSC}} + V_{\text{CF2}} + V_{\text{CF4}}$ .

The parallel connection at the input will cause unbalanced inductor current distribution, and the series connection at the output will cause unbalanced capacitor voltage stresses. The proposed converter sets the current flowing through the inductor by adjusting the  $\frac{1}{2}$  (two-branch matched case), the two branches of the inductor and the SP-SC when the number  $N_{VM}$  of VM stages is odd  $\frac{1}{2}$  (two-branch matched case), the two branches of the inductor and the SP-SC charge the  $\stackrel{\square}{\cong}$  same number of the VM flying capacitors (for  $N_{VM}$ =3, inductor node  $IN_D$  charges  $C_{F2}$  and  $\stackrel{\square}{\cong} C_{OUT}$ , SP-SC node  $IN_C$  charges  $C_{F1}$  and  $C_{F3}$ ). In this case, the total input power remains ਨੂੰ unchanged but is distributed to the SP-SC and inductor parts in proportion to their output pprox voltages, as shown in Fig. 8.10.2 (bottom right). When the number of voltage multiplier stages is even (two-branch unmatched situation), the two branches of the inductor and the SP-SC charge the different number of the capacitors (for N<sub>VM</sub>=2, inductor node IN<sub>D</sub> charges  $C_{F2}$ , SP-SC node  $IN_C$  charges the  $C_{F1}$  and  $C_{OUT}$ ). The difference of the two situations is that in unmatched situation, the total output power changes. This suggests that we can set the current flowing through the inductor by adjusting the number of VM stages with  $V_{OUT}$  unchanged, so as to optimize the efficiency or the power density. Meanwhile, the adjustable parameters ( $k_{V,L}$  and  $k_{V,C}$ ) are different in matched and unmatched situations. However, regardless of matched or unmatched conditions, the voltage stresses of the VM capacitors are fixed (V<sub>STRESS-CF1</sub>=V<sub>INC</sub>, V<sub>STRESS-CF2/3/...</sub>=V<sub>INC</sub>+V<sub>IND</sub>,  $V_{STRESS-CO} = V_{OUT}$ 

Figure 8.10.3 shows the circuit implementation, start-up mechanism and capacitor-free bootstrap circuit. The proposed converter is modulated by pulse-frequency feedback control loop. The SP-SC circuit uses an all-NMOS power stage. The middle switches for the parallel operation are all 5V NMOS, while the voltage stress of the top and bottom switches increase step by step as the number of stages increases (5V/10V/16V/20V/24V NLDMOS used, respectively). The switches of the boost converter and P2S interface circuit are 36V LDMOS. In order to obtain higher output power, the capacitors of the SP-SC and voltage multiplier are off-chip. As shown in Fig. 8.10.3 (bottom right), the middle switches  $(S_{Mx})$  of the SP-SC are driven by  $C_{SPx}$  through voltage-borrowing because the source of  $S_{Mx}$  is connected to the bottom plate of  $C_{SPx}$ . And the top switches  $(S_{Tx})$  need to be driven by  $V_{DDH}$  (10V). The  $V_{DDH}$  can be obtained by another proposed interleaved converter from the node V<sub>CT1</sub> without using any additional components and bootstrap capacitors. The interleaved converter can achieve the self-starting without requiring additional start-up circuit design. In the start-up process (Fig. 8.10.3, bottom left), the drive signal stimulated by the clock (CLK) could turn on the bottom switches ( $S_{Bx}$ ), and the  $V_{DD}$  will charge the capacitors of the SP-SC to 4.3V ( $V_{DD}$ – $V_F$ ) with the help of the body diode of the top switches  $(S_{Tx})$ . Then the  $C_{SPx}$  charges the gate of  $S_{Mx}$  to normally turn on or turn off. When  $S_{Mx}$  are turn-on, the nodes  $V_{CT1}$  and  $V_{DDH}$  will be charged to 10V and 9.3V (V<sub>CT1</sub>-V<sub>F</sub>) separately, thus the entire converter will enter steady-state by the start-

The proposed hybrid input-parallel output-series boost converter is fabricated in a 0.18µm BCD process. Figure 8.10.4 (top left) shows the measured steady-state waveforms under different frequencies with VCR of 30. The converter realizes  $V_{\text{OUT}} = 150 \text{V}$  and  $P_{\text{OUT}} = 900 \text{mW}$  with  $V_{\text{IN}} = 5 \text{V}$ ,  $f_{\text{SW}} = 2.5 \text{MHz}$  and L=2.2µH with 4-stage voltage multiplier. The output ripple at  $V_{\text{OUT}}$  is 4V (2.67% of  $V_{\text{OUT}}$ ) and the output voltages of the SP-SC and boost converter are 24V and 40V, respectively. Figure 8.10.4 (top right) gives the measured switching node waveforms verifying the voltage stress of 5V across all capacitors of the SP-SC, and 55V across all capacitors of the VM. Figure 8.10.4 (bottom) shows the key node waveforms of the three phases during the start-up process, which are CLK on,  $V_{\text{DD}}$  on and  $V_{\text{DDH}}$  on. The circuit realizes self-starting and is consistent with the previous discussion.

Figure 8.10.5 shows the peak efficiency, maximum output power and  $V_{\text{OUT}}$  plots. The converter realizes maximum output power  $P_{\text{OUT}}$  =1200mW with  $V_{\text{OUT}}$ =150V and  $V_{\text{IN}}$ =5V using a 4-stage VM, and maximum  $P_{\text{OUT}}$  =1380mW with the same parameters and a 5-stage VM. Figure 8.10.5 (top right) shows that the output voltage in open-loop of the proposed converter decreases with increasing frequency. Theoretically, there is no limit for the maximum  $V_{\text{OUT}}$  of the proposed converter by increasing the number of VM stages. We observed  $V_{\text{OUT}}$ =280V with 6 VM stages, and  $V_{\text{OUT}}$  would keep going up with more VM stages. When the output voltage is not regulated, the proposed converter can achieve a maximum power output of 1.61W at  $V_{\text{OUT}}$ =100V and  $V_{\text{IN}}$ =5V with a 4-stage voltage multiplier, as shown in Fig. 8.10.5 (bottom left). And the proposed converter can achieve a maximum efficiency of 80% at  $V_{\text{OUT}}$ =109V and  $P_{\text{OUT}}$ =950mW.

Figure 8.10.6 provides performance comparisons between the proposed converter and state-of-the-art designs [1–6]. The proposed converter can greatly increase the VCR and reduce the voltage stress of components by the input-parallel output-series structure, thereby significantly reducing the size and weight of the components (the L is reduced by >50× down to 2.2µH and no need for C<sub>bypass</sub>). The proposed converter achieves 2.6× higher volumetric power density and 3.9× higher gravimetric power density. And the presented design has the highest switching frequency and peak power efficiency. Figure 8.10.7 shows a die micrograph and component breakdown. Total die area is 2.24mm².

## Acknowledgement:

This work was supported by the National Key Research and Development Program (2018YFC2001202), the National Natural Science Foundation of China (62122001), the Macau FDCT SKL-AMSV(UM)-2023-2025, and the China Southern Power Grid.

## References

[1] M. Lok et al., "A Low Mass Power Electronics Unit to Drive Piezoelectric Actuators for Flying Microrobots," *IEEE Trans. Power Electron.*, vol. 33, no. 4, pp. 3180–3191, Apr. 2018.

[2] Analog Devices, LT8365 "Low IQ Boost/SEPIC/Inverting Converter with 1.5A, 150V Switch," Sept. 2021, Accessed on Dec. 6, 2024,

<https://www.analog.com/media/en/technical-documentation/data-sheets/lt8365.pdf>.
[3] Texas Instruments, "TPS61390, 85-V<sub>OUT</sub> Boost Converter With Current Mirror and Sample/Hold," Oct. 2019, Accessed on Dec. 6, 2024,

<a href="https://www.ti.com/lit/ds/symlink/tps61390.pdf?ts=1702155875781">https://www.ti.com/lit/ds/symlink/tps61390.pdf?ts=1702155875781>...

[4] S. Park, et al, "Miniature High-Voltage DC-DC Power Converters for Space and Micro-Robotic Applications," *IEEE ECCE*, pp. 2007–2014, 2019.

[5] Y. Li et al., "33.8 A Decentralized Daisy-Chain-Controlled Switched-Capacitor Driver for Microrobotic Actuators with 10× Power-Reduction Factor and Over 300V Drive Voltage," *ISSCC*, pp. 474–475, Feb. 2021.

[6] Y. Li et al., "30.4 A 3.7V-to-1kV Chip-Cascaded Switched-Capacitor Converter with Auxiliary Boost Achieving >96% Reactive Power Efficiency for Electrostatic Drive Applications," *ISSCC*, pp. 444–445, Feb. 2023.





Figure 8.10.1: Proposed Input-Parallel Output-Series Hybrid DC-DC Boost Converter. issues.

Figure 8.10.2: Operation principle, capacitor voltage and inductor current balance





bootstrap circuit.



Figure 8.10.3: Circuit implementation, start-up mechanism and capacitor-free Figure 8.10.4: Measured start-up, steady-state and voltage stress of capacitors waveforms.

| V <sub>IN</sub> =5V, C <sub>F</sub> =100nF, L=2.2uH                                                                                 | V <sub>IN</sub> =5V, C <sub>SP</sub> =C <sub>F</sub> =100nF, E-Load=Open                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1.8 1.6 1.4 1.6 1.7 1.8 1.8 1.9 1.9 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0                                                         | 300 MOSFET V <sub>imparation</sub> =64V, 6-stage V <sub>ogra</sub> -282V — 4-stage VM, I-2-2uh — 6-stage VM, I |  |  |
| V <sub>m</sub> =5V, C <sub>sp</sub> =C <sub>p</sub> =100nF, L=2.2uH  170 160 150 150 140 151 170 170 170 170 170 170 170 170 170 17 | 0.80 0.75 0.60 0.60 0.60 0.60 0.60 0.60 0.60 0.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |

| Output Load (kΩ)                         | Output Load (kΩ)                          |
|------------------------------------------|-------------------------------------------|
| Figure 8.10.5: Measured maximum outpu    | t power, output voltage compared to rated |
| and breakdown limits and power efficienc | y.                                        |

|                        |                       | TPE'18<br>[1]   | ADI LT8365<br>[2]                  | TI TPS61390<br>[3] | ECCE'19<br>[4]                                                                                            | ISSCC'21<br>[5]          | ISSCC'23<br>[6]                                                 | This Work                                                     |
|------------------------|-----------------------|-----------------|------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------|---------------------------------------------------------------|
| Тор                    | ology                 | Boost-Flyback   | Boost and<br>Voltage<br>Multiplier | Boost              | DC-AC-DC                                                                                                  | Switched<br>Capacitor    | Single Chip<br>Switched-<br>Capacitor with<br>Boost             | Hybrid<br>Input-Parallel-<br>Output-Series                    |
| Proce                  | ss (nm)               | 800nm BCD       | NA                                 | NA                 | Discrete                                                                                                  | 1μm SOI BCD              | 180nm SOI BCD                                                   | 180nm BCD                                                     |
| Die Are                | ea (mm²)              | 2.6mm×2.4mm     | 5mm×4mm                            | 3mm×3mm            | NA                                                                                                        | 4mm×1.46mm               | 1.5mm×1.14mm                                                    | 1.6mm×1.4mr                                                   |
| Process                | V <sub>MAX</sub> (V)  | 300             | 150                                | 85                 | NA                                                                                                        | 20                       | 32                                                              | 36                                                            |
| V                      | (V)                   | 3.7             | 9-30                               | 2.5-5.5            | 3.7                                                                                                       | 16 - 20                  | 3.7                                                             | 5                                                             |
| Vol                    | <sub>лт</sub> (V)     | 100-300         | -250/250                           | 85                 | 2700                                                                                                      | V <sub>OUT,PP</sub> -300 | V <sub>OUT,PP</sub> -300                                        | 150                                                           |
| V                      | CR                    | 81              | 28                                 | 34                 | 730                                                                                                       | 15                       | 81                                                              | 30                                                            |
| F <sub>SW,M</sub>      | <sub>4X</sub> (kHz)   | 150             | 100-500                            | 700                | 0.04                                                                                                      | 1                        | >30                                                             | 2500                                                          |
| Feedback control       |                       | PFM             | PSM                                | PWM                | NA                                                                                                        | Digital                  |                                                                 | PFM                                                           |
| Passive<br>components  |                       | 6.2μH,<br>300μH | 10μH,<br>1206 C <sub>F</sub> ×4    | 4.7uH              | 2.9μH, 351μH,<br>4.7μF C <sub>Bypass</sub> ,<br>0603 C <sub>Couple</sub> ×10,<br>0201 C <sub>F</sub> ×109 | 0402 C <sub>F</sub> ×16  | 100μH,<br>27μF C <sub>Bypass</sub> ,<br>0402 C <sub>F</sub> ×16 | 2.2μH,<br>01005 C <sub>SP</sub> ×5,<br>0402 C <sub>F</sub> ×4 |
| Weigh                  | t <sup>(2)</sup> (mg) | 40              | 200                                | NA                 | 178.6                                                                                                     | 49.6                     | 76                                                              | 15.7                                                          |
| Volume                 | (2) (mm³)             | 12.5            | 71.2                               | 383                | 35.5                                                                                                      | 9.4                      | 15                                                              | 4.7                                                           |
| Power                  | mW/mg                 | 9.8             | 12.5                               | NA                 | 0.9                                                                                                       | 8.1                      | 19.7                                                            | 76.4                                                          |
| Density <sup>(2)</sup> | mW/mm³                | 31              | 35                                 | 0.78               | 4.6                                                                                                       | 42.6                     | 100                                                             | 255                                                           |
| Pour                   | (mW)                  | 390             | 10mA                               | 300                | 162                                                                                                       | 400                      | 1500                                                            | 1200                                                          |
| Peak E                 | fficiency             | 72%             | 75%                                | 62%                | 34%                                                                                                       | NA <sup>(1)</sup>        | NA <sup>(1)</sup>                                               | 80%                                                           |

<sup>(1)</sup> Design was characterized with capacitor load; therefore, reactive power and efficiency are reported (different from other designs) (2) Metrics are based on passive component weight & volume only

Figure 8.10.6: Performance comparison with the state-of-the-art designs.

## **ISSCC 2024 PAPER CONTINUATIONS**



| V <sub>IN</sub> =5V, V | out=150V with 4                            | -stage voltage m         | ultiplier    |  |  |  |  |
|------------------------|--------------------------------------------|--------------------------|--------------|--|--|--|--|
| Process                | 0.18um BCD                                 |                          |              |  |  |  |  |
|                        | Flying Cap×5<br>(01005,<br>0.1/0.22μF, 5V) | 0.4mm×0.2mm<br>×0.2mm×5  | 0.08mg×<br>5 |  |  |  |  |
|                        | Flying Cap×4<br>(0402, 0.1μF,<br>100V)     | 1mm×0.5mm×<br>0.5mm×4    | 1.2mg×4      |  |  |  |  |
| Off-chip<br>Devices    | PFL1609-222<br>(2.2μH, 400mΩ)              | 1.8mm×0.95m<br>m×1.07mm  | 6mg          |  |  |  |  |
|                        | BAS16L Diode<br>×4 (100V,<br>0402C)        | 1mm×0.5mm×<br>0.6mm×4    | 0.83mg×<br>4 |  |  |  |  |
|                        | BAS521 (300V,<br>SOD523)                   | 0.8mm×1.3mm<br>×0.6mm    | 1.2mg        |  |  |  |  |
|                        | Total                                      | Total 4.7mm <sup>3</sup> |              |  |  |  |  |
| Die Area               | Total Area                                 | 2.24mm²                  |              |  |  |  |  |
|                        | Used Area                                  | 1.2mm <sup>2</sup>       |              |  |  |  |  |

Figure 8.10.7: Annotated die micrograph and implementation breakdown.