



# AND-TFT-8PA 480 x 468 Pixels LCD Color Monitor

The AND-TFT-8PA is a compact full color TFT LCD module, whose driving board is capable of converting composite video signals to the proper interface of LCD panel and is suitable for security, car TV, portable DVD, GPS, multimedia applications and other AV system applications.

This device consists of a TFT-LCD module that has  $480 \times 468$  pixels on a 8 inch diagonal screen which is normally white in the display mode.

## **Features**

- · Compatible with NTSC and PAL system
- Pixel in stripe configuration
- 8 inch diagonal screen
- High brightness
- Slim and compact
- Imager Reversion: Up/Down and Left/Right
- · Anti-glare surface treatment
- Support multi-display mode (If you use this mode, you must use a specially made timing controller.)
- · RoHS compliant

#### **Mechanical Characteristics**

| Item                   | Specification                        | Unit |
|------------------------|--------------------------------------|------|
| Screen Size            | 8 diagonal                           | inch |
| Outline<br>Dimensions  | 172.4(W) x 132.0 (H) x 6.6 (D)(typ.) | mm   |
| Active Area            | 161.28 (W) x 117.94 (H)              | mm   |
| Surface<br>Treatment   | Anti-glare                           | _    |
| Weight                 | 232 ± 15                             | g    |
| Pixel<br>Configuration | stripe                               | _    |
| Pixel Pitch            | 0.112 (W) x 0.252 (H)                | mm   |
| Display<br>Format      | 480 x 468                            | dot  |
| Display Mode           | Normally white                       | _    |

Absolute Maximum Rating (GND = 0V, Ta = 25°C)

| Item                             |         | Symbol                           | Remarks | Absolute Max | kimum Rating | Unit |  |
|----------------------------------|---------|----------------------------------|---------|--------------|--------------|------|--|
| item                             |         | Symbol                           | Remarks | Min.         | Max.         | Onic |  |
| Supply Voltage for Source Driver |         | V <sub>DD2</sub>                 |         | +9.0         | +15          | V    |  |
| Supply Voltage for Source Driver |         | V <sub>DD1</sub>                 |         | -0.3         | +7.0         | , v  |  |
|                                  |         | V <sub>CC</sub>                  |         | -0.3         | +6.0         |      |  |
| Supply Voltage for Cate Driver   |         | V <sub>GH-</sub> V <sub>EE</sub> |         | -0.3         | +40.0        | V    |  |
| Supply Voltage for Gate Driver   | H Level | $V_{GH}$                         |         | -0.3         | +25.0        | V    |  |
|                                  | L Level | V <sub>EE</sub>                  |         | -16          | +0.3         |      |  |
| Analog Signal Input Loyal        | •       | $V_{R+,}V_{G+,}V_{B+}$           | Note 1  | +4           | +13          | V    |  |
| Analog Signal Input Level        |         | $V_{R-,}V_{G-,}V_{B-}$           |         | 0            | 5.5          | V    |  |
| Storage Temperature              |         | _                                |         | -30          | +80          | °C   |  |
| Operation Temperature            |         | _                                | Note 2  | -20          | +70          | °C   |  |

Note 1: V<sub>R</sub>, V<sub>G</sub>, V<sub>B</sub> means analog input voltage.

Note 2: Optical characteristics are measured under Ta=+25°C.



## Power Consumption ( $Ta = 25^{\circ}C$ )

| Item                                       |             | Symbol           | Conditions              | Specific | cations | Units | Remarks |
|--------------------------------------------|-------------|------------------|-------------------------|----------|---------|-------|---------|
| item                                       |             | Syllibol         | Conditions              | Тур.     | Max.    | Units | Remarks |
| Supply Current for Gate Driver             | Hi level    | I <sub>GH</sub>  | $V_{GH} = +20V$         | 0.3814   | 0.4768  | mA    |         |
| Supply Current for Gate Driver             | Low level   | I <sub>EE</sub>  | V <sub>EE</sub> = -8V   | 0.4112   | 0.5141  | mA    |         |
| Supply Current for Source Driver (Digital) |             | I <sub>DD1</sub> | $V_{DD1} = +3.3V$       | 2.0245   | 2.5306  | mA    |         |
| Supply Current for Source Driver (Analog)  |             | I <sub>DD2</sub> | V <sub>DD2</sub> = +13V | 5        | 6.24    | mA    |         |
| Supply Current for Gate Driver (Digital)   |             | I <sub>CC</sub>  | V <sub>CC</sub> = +3.3V | 0.1      | 0.2     | mA    |         |
| LCD Panel Power Consumption (Note 1)       |             | _                | -                       | 78.75    | 98.60   | mW    | Note 1  |
| Backlight lamp Power Consumption           | on (Note 2) | _                | _                       | 3.6      | _       | W     | Note 2  |

Note 1: The power consumption for backlight is not included.

Note 2: Backlight lamp power consumption is calculated by  $I_L \times V_L$ .

# Recommended Driving Conditions for TFT-LCD Panel

| Item                             |                                                     | Symbol               | Sp   | ecificatio | ons              | Unit             | Remarks                                    |
|----------------------------------|-----------------------------------------------------|----------------------|------|------------|------------------|------------------|--------------------------------------------|
| item                             |                                                     | Syllibol             | Min. | Тур.       | Max.             | Oille            | Remarks                                    |
| Supply Voltage for Source Driver | Analog                                              | $V_{DD2}$            | +12  | +13        | +14              | V                |                                            |
|                                  | Logic                                               | V <sub>DD1</sub>     | +3.0 | +3.3       | +3.6             | , v              |                                            |
| Supply Voltage for Gate Driver   | H Level                                             | $V_{GH}$             | +18  | +20        | +22              |                  |                                            |
|                                  | L Level                                             | V <sub>EE</sub>      | -9   | -8         | -7               | V                |                                            |
|                                  | Logic                                               | V <sub>CC</sub>      | +3.0 | +3.3       | +3.6             |                  |                                            |
| Analan Cianal Insut Lavel        | $V_{R+}, V_{G+}, V_{B+}$                            | V <sub>+, AC</sub>   | -    | +4.0       | _                | O <sub>P-P</sub> |                                            |
|                                  | (Analog Video +)                                    | V <sub>+, HIGH</sub> | 11.6 | 11.9       | 12.2             | V                |                                            |
| Analog Signal Input Level        | V <sub>R-</sub> , V <sub>G-</sub> , V <sub>B-</sub> | V <sub>-, AC</sub>   | _    | +4.0       | _                | O <sub>P-P</sub> |                                            |
|                                  | (Analog Video -)                                    | V <sub>-, LOW</sub>  | 1.6  | 1.9        | 2.2              | V                |                                            |
| Digital Input Valtage            | H Level                                             | V <sub>IH</sub>      | 0.7  | _          | V <sub>DD1</sub> | V                |                                            |
| Digital Input Voltage            | L Level                                             | V <sub>IL</sub>      | -0.3 | _          | 0.3              | ]                |                                            |
| Digital Output Valtage           | H Level                                             | V <sub>OH</sub>      | 0.7  | _          | V <sub>DD1</sub> | V                |                                            |
| Digital Output Voltage           | L Level                                             | V <sub>OL</sub>      | -0.3 | _          | 0.3              | , v              |                                            |
| V <sub>COM</sub>                 |                                                     | V <sub>COM DC</sub>  | 4.9  | 5.2        | 5.5              | V                | DC Component of V <sub>COM</sub><br>Note 1 |

Note 1: Purdy strongly suggests that the  $V_{COM\ DC}$  level shall be adjustable, and the adjustable level range is 5.2V  $\pm$  0.3V, every module's  $V_{COM\ DC}$  level shall be carefully adjusted to show a best image performance.

# Backlight Driving (JST BHSR-02VS-1, Pin No.: 2)

| Pin No.             | Symbol                   | Description                                    | Remarks                  |
|---------------------|--------------------------|------------------------------------------------|--------------------------|
| 1                   | VL1                      | Input terminal (Hi voltage side)               | Wire color: pink         |
| 2                   | VL2                      | Input terminal (Low voltage side)              | Wire color: white Note 1 |
| Note 1: Low voltage | side of backllight inver | ter connects with Ground of inverter circuits. |                          |



Optical Specifications (Ta = 25°C)

| Itom                           | Item       |                              | Conditions                    | Sp    | ecificatio | ns    | Unit              |  |
|--------------------------------|------------|------------------------------|-------------------------------|-------|------------|-------|-------------------|--|
| item                           |            | Symbol                       | Conditions                    | Min.  | Тур.       | Max.  |                   |  |
|                                | Horizontal | $\theta$ = 21, $\theta$ = 22 |                               | 45    | 50         | _     |                   |  |
| Viewing Angle                  | Vertical   | <i>θ</i> = 12                | CR ≥ 10                       | 10    | 15         | _     | deg               |  |
|                                | Vertical   | $\theta$ = 11                |                               | 30    | 35         | _     |                   |  |
| Contrast Ratio (Note 1)        | •          | CR                           | At optimized<br>Viewing Angle | 200   | 350        | _     |                   |  |
| Response Time                  | Rise       | Tr                           | $\theta = 0$                  | -     | 15         | 30    | ms                |  |
| Response fille                 | Fall       | Tf                           | 0-0                           | _     | 25         | 50    | 1115              |  |
| Brightness (Note 2)            |            | _                            | Center point                  | 300   | 350        | _     | cd/m <sup>2</sup> |  |
| Uniformity                     |            | U                            | _                             | 70    | 75         | _     | %                 |  |
| White Chromaticity (Note 2)    |            | х                            | $\theta = 0$                  | 0.270 | 0.300      | 0.330 |                   |  |
| vvriite Cirromaticity (Note 2) |            | У                            | 0-0                           | 0.300 | 0.330      | 0.360 | 1 -               |  |
| Lamp Life Time +25 °C          |            | _                            | -                             | _     | 30,000     | _     | hrs               |  |

Note 1: CR = <u>Luminance when Testing point is White</u> Luminance when Testing point is Black

Contrast Ratio is measured in optimum common electrode voltage

Note 2: Topcon BM-7(fast) luminance meter 2° field of view is used in the testing (after 20~30 minutes operation). Lamp Current : 6mA; Inverter model: TDK-347

## **Block Diagram**





Ta = 25°C Recommended Driving Conditions for Backlight **Specifications** Item **Symbol** Remark Unit Min. Max. Typ.  $V_{\mathsf{L}}$ 600 660 Lamp Voltage 540 Vrms 4 Lamp Current I<sub>I</sub> Note1 6 8 mΑ  $\mathsf{P}_\mathsf{L}$ Lamp Frequency Note 2 30 60 80 KHz Starting Voltage (25 °C)  $V_S$ Note 3 920 Vrms (Reference Value) Starting Voltage (0 °C)  $V_S$ Note 3 1100 Vrms (Reference Value)

Note 1: In order to satisfy the quality of B/L, no matter use what kind of inverter, the output lamp current must between Min. and Max. to avoid the abnormal display image caused by B/L. Note 2: The waveform of lamp driving voltage should be as closed to a perfect sine wave as possible. Note 3: The "Max of kick of voltage" means the minimum voltage of inverter to turn on the CCFL and it should be applied to the lamp for more than 1 second to start up. Otherwise the lamp may not be turned on.

**Interface Pin Assignment Connector:** 

| Pin #. | e Pin Assigni<br>Symbol | I/O | Function                                           | Remark |
|--------|-------------------------|-----|----------------------------------------------------|--------|
| 1      | STH2                    | I/O | Start pulse for source driver                      | Note 2 |
| 2      | OEH                     | I   | Output enable for source driver                    |        |
| 3      | POL                     | I   | Polarity control for column inversion              |        |
| 4      | MOD                     | I   | Simultaneous/sequential mode select                |        |
| 5      | R/L                     | ı   | Left/Right Control for source driver               | Note 2 |
| 6      | V <sub>DD1</sub>        | _   | Supply voltage of logic circuit for source driver  | Note 7 |
| 7      | CPH3                    | ı   | Sample and shift clock for source driver           |        |
| 8      | CPH2                    | I   | Sample and shift clock for source driver           |        |
| 9      | CPH1                    | I   | Sample and shift clock for source driver           |        |
| 10     | VSS1                    | _   | Ground of logic circuit for source driver          | Note 6 |
| 11     | V <sub>DD2</sub>        | -   | Supply voltage of analog circuit for source driver |        |
| 12     | VB-                     | I   | Video input B for negative polarity                |        |
| 13     | VG-                     | I   | Video input G for negative polarity                |        |
| 14     | VR-                     | I   | Video input R for negative polarity                |        |
| 15     | V <sub>SS2</sub>        | _   | Ground for analog circuit for source driver        |        |
| 16     | VB+                     | I   | Video input B for positive polarity                |        |
| 17     | VG+                     | I   | Video input G for positive polarity                |        |
| 18     | VR+                     | I   | Video input R for positive polarity                |        |
| 19     | V <sub>SS2</sub>        | _   | Ground for analog circuit for source driver        |        |
| 20     | STH1                    | I/O | Start pulse for source driver                      | Note 2 |
| 21     | VCOM                    | I   | Voltage for common electrode                       |        |
| 22     | OE1                     | I   | Output enable for gate driver                      |        |
| 23     | OE2                     | I   | Output enable for gate driver                      |        |
| 24     | OE3                     | I   | Output enable for gate driver                      |        |
| 25     | U/D                     | I   | Up/Down Control for gate drive                     | Note 1 |
| 26     | CKV                     | I   | Shift clock for gate driver                        |        |
| 27     | STVD                    | I/O | Vertical start pulse                               | Note 1 |
| 28     | STVU                    | I/O | Vertical start pulse                               | Note 1 |
| 29     | VCC                     | _   | Power supply for gate driver circuit               | Note 3 |
| 30     | V <sub>EE</sub>         | -   | Negative power gate driver                         | Note 4 |
| 31     | V <sub>GH</sub>         | -   | Positive power gate driver                         | Note 5 |
| 32     | GND                     | _   | Ground for gate driver                             |        |
|        |                         |     |                                                    |        |



#### Note 1

| U/D | STVD   | STVU   | Scanning Direction |
|-----|--------|--------|--------------------|
| Vcc | Input  | Output | Up to Down         |
| GND | Output | Input  | Down to Up         |

#### Note 2

| R/L | STH1   | STH2   | Scanning Direction |
|-----|--------|--------|--------------------|
| Vcc | Input  | Output | Left to Right      |
| GND | Output | Input  | Right to Left      |

Note 3:  $V_{CC}$  Typ. = +3.3V

Note 4: V<sub>EE</sub>Typ. = -8V

Note 5: V<sub>GH</sub> Typ. = +20V

Note 6:  $V_{DD2}$  Typ. = +13V

Note 7: V<sub>DD1</sub> Typ. = +3.3V

Pixel Arrangement and input connector pin no.





# **Timing Characteristics of Input Signals**

| Characteristics                       | Symbol            | Min. | Тур. | Max. | Unit                | Remarks     |
|---------------------------------------|-------------------|------|------|------|---------------------|-------------|
| Rising Time                           | t <sub>r</sub>    | _    | _    | 10   | ns                  |             |
| Falling Time                          | t <sub>f</sub>    | _    | _    | 10   | ns                  |             |
| High and low level pulse width        | t <sub>CPH</sub>  | 9.2  | 9.6  | 10.0 | MHz                 | CPH1 ~CPH3  |
| CPH pulse duty                        | t <sub>CWH</sub>  | 30   | 50   | 70   | %                   | CPH1 ~ CPH3 |
| STH setup time                        | t <sub>SUH</sub>  | 20   | _    | _    | ns                  | STH1, STH2  |
| STH hold time                         | t <sub>HDH</sub>  | 20   | _    | -    | ns                  | STH1, STH2  |
| STH pulse width                       | t <sub>STH</sub>  | _    | 1    | -    | t <sub>CPH</sub>    | STH1, STH2  |
| STH period                            | t <sub>H</sub>    | 61.5 | 63.5 | 65.5 | μs                  | STH1, STH2  |
| OEH pulse width                       | t <sub>OEH</sub>  | _    | 3.47 | -    | μs                  | OEH         |
| Samplle and hold disable time         | t <sub>DIS1</sub> | _    | 7.43 | _    | μs                  |             |
| OEV pulse width                       | t <sub>OEV</sub>  | _    | 52.3 | -    | μs                  | OEV         |
| CKV pulse width                       | t <sub>CKV</sub>  | _    | 15.8 | -    | μs                  | CKV         |
| Horizontal display start              | t <sub>SH</sub>   | _    | 0    | -    | t <sub>CPH</sub> /3 |             |
| Horizontal display timing range       | t <sub>DH</sub>   | _    | 480  | -    | t <sub>CPH</sub>    |             |
| STV pusle width                       | t <sub>STV</sub>  | _    | 1.5  | _    | t <sub>H</sub>      | STVD, STVU  |
| Horizontal lines per field            | t <sub>V</sub>    | 256  | 262  | 268  | t <sub>H</sub>      |             |
| Vertical display start                | t <sub>SV</sub>   | _    | 3    | -    | t <sub>H</sub>      |             |
| Vertical display timing range         | t <sub>DV</sub>   | _    | 234  | _    | t <sub>H</sub>      |             |
| Distance from OEH to STVD (odd field) | t <sub>DIS2</sub> | _    | 33.9 | -    | μS                  |             |
| Distance from OEH to STVD (evenfield) | t <sub>DIS3</sub> | _    | 2.2  | _    | μs                  |             |
| OE (1, 2, 3) pulse width 1            | Poev1             | _    | 4.2  | -    | μs                  |             |
| OE (1, 2, 3) pulse width 2            | Poev2             | -    | 81.6 | -    | μS                  |             |
| Distance from CKV to OE1              | T <sub>fa1</sub>  | _    | 14.9 | _    | μs                  |             |
| Distance from OE1 to another OE2      | T <sub>ra2</sub>  | _    | 18.1 | -    | μs                  |             |
| Distance from OE2 to another OE3      | T <sub>ra3</sub>  | -    | 18.1 | -    | μs                  |             |
| Distance2 from POL to STVD(u)         | T <sub>pol</sub>  | _    | 2    | -    | t <sub>H</sub>      |             |
|                                       |                   |      | -    |      |                     |             |



