# CA-Project Report

## 1 Modules Explanation

## 1.1 Control

Control module reads Op, NoOp as input, and output ALUOp, ALUSrc, RegWrite, MemtoReg, MemRead, MemWrite, and Branch. If NoOp is true, we set all the output of the above to zero as initiation. While NoOp is false, we set the value of output according the value of Op(opcode).

#### 1.2 Adder

Adder module reads data1\_i and data2\_i as input, and outputs data\_o (the sum of both the inputs). This module is used in two sections:

1. Add\_PC: to calculate the next program counter in general.

The inputs are the current PC and  $4_{10}$ .

2. Add\_PC\_Branch: to calculate the next program counter if branch.

The inputs are the current PC and an immediate value which represent the address to go to if branch (that has been shifted left logically by 1).

## 1.3 MUX32

MUX32 module reads data1, data2, and select bit as input, then output the chosen data. That is, we choose data1 or data2 to become the output according the value of select bit. If select bit is 0, then output the value of data1, if not, then the output is the value of data2. Notice that data1, data2, and output data are all 32 bits.

## 1.4 MUX2

MUX2 module has four input, data0\_i, data1\_i, data2\_i, forward\_i and one output, data\_o. The input forward\_i decides whether we forward the data.

- 1. **forward\_i = 00**: data\_o = data0\_i. (no need to forward, read data from register)
- 2. forward\_i = 01: data\_o = data1\_i. (forward the result from MEM/WB)
- 3. forward\_i = 01: data\_o = data2\_i. (forward the result from EX/MEM)

## 1.5 Imm\_Gen

Imm\_Gen module reads all bits of instruction as input, and output the immediate part of this instruction. According to different instruction type, we can get the immediate value of the instruction, then extend it to 32 bits as output.

## 1.6 ALU

ALU module reads data1, data2, ALUCtrl as input, and output the calculation answer as output. First, read the value of ALUCtrl to get the operator of instruction, then we calculate data1 and data2, and output the answer of it.

#### 1.7 ALU\_Control

ALU\_Control module reads funct, ALUOp as input, and output ALUCtrl. This module read the value of funct and ALUOp, to know what operator it is. Then, it set the ALUCtrl value to the corresponding value.

## 1.8 Hazard\_Detection

Hazard\_Detection module reads data1\_i, data2\_i, data3\_i, and MemRead\_i as input, and outputs PCWrite\_o, Stall\_o, and NoOp\_o. Hazard happens if when we have to do memory read (MemRead\_i is equal to 1) and either the address of RS1 (data1\_i) or RS2 (data2\_i) in the ID/EX is the same as the address of RD (data3\_i) in the EX/MEM stage.

If hazard is detected then sends signal not to update (PCWrite $_0 = 0$ ), do stall (Stall $_0 = 1$ ), and give no operation signal (NoOp $_0 = 1$ ).

Else sends signal to update PC (PCWrite $_0 = 1$ ), don't stall (Stall $_0 = 1$ ) and don't give no operation signal (NoOp $_0 = 0$ ).

## 1.9 Forward\_Unit

Forward\_Unit reads MemRegWrite\_i, MemRd\_i, WBRegWrite\_i, WBRd\_i, EXRs1\_i, EXRs2\_i as inputs, and outputs ForwardA\_o and ForwardB\_o. We determine whether there exists EX-hazard or MEM-hazard by checking the input values. The default value of ForwardA\_o and ForwardB\_o are two-bit zero(00). If the inputs satisfy EX-hazard's condition, the output will be 10. If the inputs satisfy MEM-hazard's condition, the output will be 01.

#### 1.10 IFID

The module has five inputs, clk\_i, Stall\_i, Flush\_i, PC\_i, instr\_i, and two outputs PC\_o, instr\_o. On every clock edge, if the value of Stall\_i is 1, which means we have to stall for a cycle, we let PC\_o equals to 32-bit zero while instr\_o remain unchanged. If there is no need of stalling, PC\_o equals to PC\_i, while the value of instr\_o depends on Flush\_i. If Flush\_i equals to 1, which means that we have to jump to the branching address. As a result, we let instr\_o equals to 32-bit zero and wait for the next cycle. Otherwise, instr\_o is equal to instr\_i.

## 1.11 IDEX

IDEX passes down control signals, register data, immediate, and instructions. On every clock edges, we update every output by the corresponding input values.

#### 1.12 EXMEM

EXMEM passes down some of the control signals, ALU result, memory write data address, and rd address. On every clock edges, we update every output by the corresponding input values.

## 1.13 **MEMWB**

MEMWB passes down some of the control signals, ALU result, data memory result and rd address. On every clock edges, we update every output by the corresponding input values.

## 1.14 If\_Branch

If Branch module reads data1.i, data2.i, and Branch.i as input, and outputs data\_o. We use compare (a temporary register) to represent the value in data1.i and data2.i are the same (1 if same, 0 if not). Then calculate data\_o = compare & Branch.i. This module is used to check either we have to do branch in the next cycle.

## 1.15 CPU

Connect all the modules.

#### 1.16 testbench

Initialize the value of all registers used in the pipeline latch. We also changed our signal to count flush. We use CPU.If\_Branch\_data\_o to determine if we have to do branch. If we have to do branch, then flush.

## 2 Members & Teamwork

- 資工三/ B07902009 / 尚沂瑾: MUX2, Forward\_Unit, pipeline registers
- 資工三/ B07902033 / 陳郁鳳: Control, MUX32, Imm\_Gen, ALU, ALU\_Control
- 資工三/ B07902085 / 張琪: Adder, Hazard\_Detection, If\_Branch
- 共同完成: testbench, CPU, debug

## 3 Difficulties Encountered and Solutions in This Project

- Control signal initialization: At first, there are a lot of x in our register output. We spent quite a lot of time debugging that. In the end, we realised that we forgot to initialize the Control signal, which lead to the register not being able to judge which value to output.
- Stall: In IFID module, we first assign 0 to instr\_o if we have to stall. However, we found that the value of instr\_o should remain unchanged.

# 4 Development Environment

• OS: MacOS, Ubuntu 20.04

• Compiler: iverilog